Design and Evaluation of Efficient Router Architecture for Triplet-Based Network-on-Chip Topology

被引:0
|
作者
Zhang, Yang [1 ]
机构
[1] Hebei Univ Sci & Technol, Sch Informat Sci & Engn, Shijiazhuang 050018, Hebei, Peoples R China
关键词
network-on-chip; router architecture; triplet-based topology; performance evaluation; VIRTUAL CHANNELS; POWER; LOCALITY;
D O I
10.1520/JTE20130182
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
A network-on-chip (NoC) router serves an important function in network communication performance. A high-performance router will help build a high-throughput, power-efficient, and low-latency NoC. However, the existing baseline router of a triplet-based NoC topology cannot fully optimize the potential performance, because it does not consider the characteristics of triplet-based NoC topology. This paper presents the topology-related router architecture for a triplet-based topology, called X Router. The baseline router architecture is optimized using four measures, namely, simplified crossbar switch, express virtual channel, group-priority scheme, and shared buffer organization. Simulation results using the cycle-accurate simulator Noxim show that the X Router cannot only decrease traffic latency and energy consumption, but also improve throughput over the baseline router architecture.
引用
收藏
页码:1323 / 1334
页数:12
相关论文
共 50 条
  • [41] Topology adaptive network-on-chip design and implementation
    Bartic, TA
    Mignolet, JY
    Nollet, V
    Marescaux, T
    Verkest, D
    Vernalde, S
    Lauwereins, R
    [J]. IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2005, 152 (04): : 467 - 472
  • [42] Pre-allocated path based low latency router architecture for network-on-chip
    Zheng, Xiao-Fu
    Gu, Hua-Xi
    Yang, Yin-Tang
    Huang, Zhong-Fan
    [J]. Zheng, X.-F. (zhengxiaofu_1122@163.com), 2013, Science Press (35): : 341 - 348
  • [43] Design for Architecture and Router of 3D Free-Space Optical Network-on-Chip
    Guo, Pengxing
    Hou, Weigang
    Guo, Lei
    Zhang, Xu
    Ning, Zhaolong
    Obaidat, Mohammad S.
    [J]. 2018 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS (ICC), 2018,
  • [44] A Comparative Review of Adaptive Routing Approach for Network-on-Chip Router Architecture
    Zulkefli, F. W.
    Ehkan, P.
    Warip, M. N. M.
    Phing, Ng Yen
    Zakaria, F. F.
    [J]. RECENT TRENDS IN INFORMATION AND COMMUNICATION TECHNOLOGY, 2018, 5 : 247 - 254
  • [45] Design and Implementation of a Hybrid Switching Router for the Reconfigurable Network-on-Chip
    Nguyen, Hung K.
    Xuan-Tu Tran
    [J]. PROCEEDINGS OF THE 2016 INTERNATIONAL CONFERENCE ON ADVANCED TECHNOLOGIES FOR COMMUNICATIONS (ATC), 2016, : 328 - 333
  • [46] A Performance Analytical Strategy for Network-on-Chip Router with Input Buffer Architecture
    Wang, Jian
    Li, Yubai
    Li, Huan
    [J]. ADVANCES IN ELECTRICAL AND COMPUTER ENGINEERING, 2012, 12 (04) : 19 - 24
  • [47] A Novel Fault-Tolerant Router Architecture for Network-on-Chip Reconfiguration
    Yan, Pengzhan
    Jiang, Shixiong
    Sridhar, Ramalingam
    [J]. 2015 28TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2015, : 292 - 297
  • [48] DESIGN OF A MULTICAST ROUTER FOR NETWORK-ON-CHIP ARCHITECTURES WITH IRREGULAR TOPOLOGIES
    Tseng, Hsi-Che
    Ye, Zhi-Hong
    Chi, Hsin-Chou
    [J]. PROCEEDINGS OF THE 5TH INTERNATIONAL CONFERENCE ON COMPUTING & INFORMATICS, 2015, : 570 - 575
  • [49] A bufferless optical network-on-chip router
    Zhang, Na
    Gu, Huaxi
    Yang, Yintang
    Chen, Zheng
    Chen, Ke
    [J]. IEICE ELECTRONICS EXPRESS, 2013, 10 (21):
  • [50] Router with Centralized Buffer for Network-on-Chip
    Wang, Ling
    Zhang, Jianwen
    Yang, Xiaoqing
    Wen, Dongxin
    [J]. GLSVLSI 2009: PROCEEDINGS OF THE 2009 GREAT LAKES SYMPOSIUM ON VLSI, 2009, : 469 - 474