Design and Evaluation of Efficient Router Architecture for Triplet-Based Network-on-Chip Topology

被引:0
|
作者
Zhang, Yang [1 ]
机构
[1] Hebei Univ Sci & Technol, Sch Informat Sci & Engn, Shijiazhuang 050018, Hebei, Peoples R China
关键词
network-on-chip; router architecture; triplet-based topology; performance evaluation; VIRTUAL CHANNELS; POWER; LOCALITY;
D O I
10.1520/JTE20130182
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
A network-on-chip (NoC) router serves an important function in network communication performance. A high-performance router will help build a high-throughput, power-efficient, and low-latency NoC. However, the existing baseline router of a triplet-based NoC topology cannot fully optimize the potential performance, because it does not consider the characteristics of triplet-based NoC topology. This paper presents the topology-related router architecture for a triplet-based topology, called X Router. The baseline router architecture is optimized using four measures, namely, simplified crossbar switch, express virtual channel, group-priority scheme, and shared buffer organization. Simulation results using the cycle-accurate simulator Noxim show that the X Router cannot only decrease traffic latency and energy consumption, but also improve throughput over the baseline router architecture.
引用
收藏
页码:1323 / 1334
页数:12
相关论文
共 50 条
  • [21] Congestion-Aware Network-on-Chip Router Architecture
    Wang, Chifeng
    Hu, Wen-Hsiang
    Bagherzadeh, Nader
    [J]. 15TH CSI INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND DIGITAL SYSTEMS (CADS 2010), 2010, : 137 - 144
  • [22] AN EFFICIENT ROUTER ARCHITECTURE FOR NETWORK ON CHIP
    Shahrabi, A.
    Ahmadinia, A.
    [J]. PECCS 2011: PROCEEDINGS OF THE 1ST INTERNATIONAL CONFERENCE ON PERVASIVE AND EMBEDDED COMPUTING AND COMMUNICATION SYSTEMS, 2011, : 405 - 412
  • [23] FPGA Based Design of Area Efficient Router Architecture for Network on Chip (NoC)
    Kumar, Mayank
    Kumar, Kishore
    Gupta, Sanjiv Kumar
    Kumar, Yogendera
    [J]. 2016 IEEE INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION AND AUTOMATION (ICCCA), 2016, : 1600 - 1605
  • [24] Lightweight Network-on-Chip Router on Research and Design
    Du, Yi-Ran
    Li, Wei
    Dai, Zi-Bin
    [J]. 2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 232 - 234
  • [25] Network-on-chip architecture design based on mesh-of-tree deterministic routing topology
    Kundu, Santanu
    Chattopadhyay, Santanu
    [J]. International Journal of High Performance Systems Architecture, 2008, 1 (03) : 163 - 182
  • [26] ReNoC: A network-on-chip architecture with reconfigurable topology
    Stensgaard, Mikkel B.
    Sparso, Jens
    [J]. NOCS 2008: SECOND IEEE INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP, PROCEEDINGS, 2007, : 55 - 64
  • [27] An Efficient Embryonic Hardware Architecture based on Network-on-Chip
    Khalil, Kasem
    Eldash, Omar
    Dey, Bappaditya
    Kumar, Ashok
    Bayoumi, Magdy
    [J]. 2021 IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2021, : 449 - 452
  • [28] A Minimal Buffer Router with Level Encoded Dual Rail-Based Design of Network-on-Chip Architecture
    Patil, Trupti
    Sandi, Anuradha
    Raj, D. M. Deepak
    Chandragandhi, S.
    Teressa, Dawit Mamiru
    [J]. WIRELESS COMMUNICATIONS & MOBILE COMPUTING, 2022, 2022
  • [29] Design and evaluation of Mesh-of-Tree based Network-on-Chip using virtual channel router
    Kundu, Santanu
    Soumya, J.
    Chattopadhyay, Santanu
    [J]. MICROPROCESSORS AND MICROSYSTEMS, 2012, 36 (06) : 471 - 488
  • [30] Savior: A Reliable Fault Resilient Router Architecture for Network-on-Chip
    Hussain, Ayaz
    Irfan, Muhammad
    Baloch, Naveed Khan
    Draz, Umar
    Ali, Tariq
    Glowacz, Adam
    Dunai, Larisa
    Antonino-Daviu, Jose
    [J]. ELECTRONICS, 2020, 9 (11) : 1 - 18