Design and Evaluation of Efficient Router Architecture for Triplet-Based Network-on-Chip Topology

被引:0
|
作者
Zhang, Yang [1 ]
机构
[1] Hebei Univ Sci & Technol, Sch Informat Sci & Engn, Shijiazhuang 050018, Hebei, Peoples R China
关键词
network-on-chip; router architecture; triplet-based topology; performance evaluation; VIRTUAL CHANNELS; POWER; LOCALITY;
D O I
10.1520/JTE20130182
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
A network-on-chip (NoC) router serves an important function in network communication performance. A high-performance router will help build a high-throughput, power-efficient, and low-latency NoC. However, the existing baseline router of a triplet-based NoC topology cannot fully optimize the potential performance, because it does not consider the characteristics of triplet-based NoC topology. This paper presents the topology-related router architecture for a triplet-based topology, called X Router. The baseline router architecture is optimized using four measures, namely, simplified crossbar switch, express virtual channel, group-priority scheme, and shared buffer organization. Simulation results using the cycle-accurate simulator Noxim show that the X Router cannot only decrease traffic latency and energy consumption, but also improve throughput over the baseline router architecture.
引用
收藏
页码:1323 / 1334
页数:12
相关论文
共 50 条
  • [31] Multiplane virtual channel router for Network-on-Chip design
    Noh, Seongmin
    Ngo, Vu-Duc
    Jao, Haiyan
    Choi, Hae-Wook
    [J]. 2006 FIRST INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND ELECTRONICS, 2006, : 348 - +
  • [32] Design and implementation of congestion aware router for network-on-chip
    Balakrishnan, Melvin T.
    Venkatesh, T. G.
    Bhaskar, A. Vijaya
    [J]. INTEGRATION-THE VLSI JOURNAL, 2023, 88 : 43 - 57
  • [33] Designing fault-tolerant network-on-chip router architecture
    Eghbal, Ashkan
    Yaghini, Pooria M.
    Pedram, H.
    Zarandi, H. R.
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 2010, 97 (10) : 1181 - 1192
  • [34] Design and evaluation of a high throughput QoS-aware and congestion-aware router architecture for Network-on-Chip
    Wang, Chifeng
    Bagherzadeh, Nader
    [J]. MICROPROCESSORS AND MICROSYSTEMS, 2014, 38 (04) : 304 - 315
  • [35] Network-on-Chip Router Design with Buffer-Stealing
    Su, Wan-Ting
    Shen, Jih-Sheng
    Hsiung, Pao-Ann
    [J]. 2011 16TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2011,
  • [36] The Design of a Network-On-Chip Architecture Based On An Avionic Protocol
    Ben Achballah, Ahmed
    Ben Saoud, Slim
    [J]. 2014 WORLD SYMPOSIUM ON COMPUTER APPLICATIONS & RESEARCH (WSCAR), 2014,
  • [37] Design and Evaluation of Implementation Impact on a Fault-Tolerant Network-on-Chip Router
    Melo, Douglas Rossi
    Zeferino, Cesar Albenes
    Bezerra, Eduardo Augusto
    Dilillo, Luigi
    [J]. 2021 16TH INTERNATIONAL CONFERENCE ON DESIGN & TECHNOLOGY OF INTEGRATED SYSTEMS IN NANOSCALE ERA (DTIS 2021), 2021,
  • [38] AS-Router: A novel allocation service for efficient Network-on-Chip☆
    Katta, Monika
    Ramesh, T. K.
    Plosila, Juha
    [J]. ENGINEERING SCIENCE AND TECHNOLOGY-AN INTERNATIONAL JOURNAL-JESTECH, 2024, 50
  • [39] Low-Latency Power-Efficient Adaptive Router Design for Network-on-Chip
    Nasirian, Nasim
    Bayoumi, Magdy
    [J]. 2015 28TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2015, : 287 - 291
  • [40] A Topology for Network-on-Chip
    Kalita, Alakesh
    Ray, Kaushik
    Biswas, Abhijit
    Hussain, Md. Anwar
    [J]. 2016 INTERNATIONAL CONFERENCE ON INFORMATION COMMUNICATION AND EMBEDDED SYSTEMS (ICICES), 2016,