Evaluation of the maximum number of switching gates for CMOS circuits

被引:0
|
作者
Ueda, H
Kinoshita, K
机构
[1] Faculty of Engineering, Osaka University, Suita
关键词
CMOS circuit; maximum number of switching gates; branch-and-bound method; partially exhaustive enumeration;
D O I
10.1002/scj.4690261402
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper addresses the problem of evaluating the maximum number of switching gates. We propose both exact and approximate algorithms to evaluate the maximum or nearly maximum number of switching gates based on the branch-and-bound method. In these methods, iterations of partially exhaustive enumeration and information from circuit structure are used to prune the search space. These methods are implemented on Sun workstations and experiments for ISCAS'85 and ISCAS'89 benchmark circuits have been done. For small circuits, the maximum number of switching gates can be easily evaluated using the exact algorithm. For large circuits, results for the approximate algorithm are compared with results obtained by applying randomly generated vector pairs. It has been shown that the approximate method is better than the latter.
引用
收藏
页码:15 / 25
页数:11
相关论文
共 50 条
  • [41] New statistical method for maximum power estimation in CMOS VLSI circuits
    Evmorfopoulos, N.E.
    Avaritsiotis, J.N.
    Active and Passive Electronic Components, 2000, 22 (03) : 215 - 233
  • [42] Maximum power estimation for CMOS combinational circuits using genetic algorithm
    Lu, J.M.
    Lin, Z.H.
    Shanghai Jiaotong Daxue Xuebao/Journal of Shanghai Jiaotong University, 2001, 35 (02): : 313 - 315
  • [43] Calculation and test generation of maximum dynamic power consumption for CMOS circuits
    Jin, Shuze
    Kinoshita, Kozo
    Tien Tzu Hsueh Pao/Acta Electronica Sinica, 1993, 21 (02): : 48 - 54
  • [44] CMOS WTA maximum and minimum circuits with their applications to analog switch and rectifiers
    Prommee, Pipat
    Chattrakun, Kittikhun
    MICROELECTRONICS JOURNAL, 2011, 42 (01) : 52 - 62
  • [45] Maximum power estimation for CMOS circuits using deterministic and statistical approaches
    Wang, CY
    Roy, K
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1998, 6 (01) : 134 - 140
  • [46] Estimation for maximum instantaneous current through supply lines for CMOS circuits
    Jiang, YM
    Krstic, A
    Cheng, KT
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2000, 8 (01) : 61 - 73
  • [47] INVERTER MODELS OF CMOS GATES FOR SUPPLY CURRENT AND DELAY EVALUATION
    NABAVILISHI, A
    RUMIN, NC
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1994, 13 (10) : 1271 - 1279
  • [48] Estimating energy consumption in logical CMOS circuits based on their switching activity
    Bibilo P.N.
    Kirienko N.A.
    Russian Microelectronics, 2012, 41 (01) : 59 - 70
  • [49] Estimation of on-chip simultaneous switching noise in VDSM CMOS circuits
    Tang, KT
    Friedman, EG
    2000 INTERNATIONAL CONFERENCE ON MODELING AND SIMULATION OF MICROSYSTEMS, TECHNICAL PROCEEDINGS, 2000, : 313 - 316
  • [50] Impact of simultaneous switching noise on the static behavior of digital CMOS circuits
    Azais, F.
    Larguier, L.
    Renovell, M.
    PROCEEDINGS OF THE 16TH ASIAN TEST SYMPOSIUM, 2007, : 239 - 244