INVERTER MODELS OF CMOS GATES FOR SUPPLY CURRENT AND DELAY EVALUATION

被引:59
|
作者
NABAVILISHI, A
RUMIN, NC
机构
[1] Department of Electrical Engineering, McGill University, Montreal
基金
加拿大自然科学与工程研究理事会;
关键词
D O I
10.1109/43.317470
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The subject of this paper is the reduction of transistor-level models of CMOS logic gates to equivalent inverters, for the purpose of computing the supply current in digital circuits. No restrictions are applied to either the number of switching inputs or the transition times and relative delays of the input voltages. The relative positions of the switching inputs are also accounted for in the case of series-connected MOSFET's. When combined with our previously reported CMOS inverter model [1], [2], the peak current is obtained in a time approximately three orders faster than HSPICE with the level-3 MOSFET model. The corresponding accuracy is around 12%. If the current waveform is required, the speed improvement is about an order less. Since the inverter model also yields the delay at no extra cost, the timing of the current waveforms can be done automatically, without recourse to a timing simulator. Although the emphasis here is on CMOS static gates, the method is applicable to dynamic logic gates as well.
引用
收藏
页码:1271 / 1279
页数:9
相关论文
共 50 条
  • [1] SIMULTANEOUS DELAY AND MAXIMUM CURRENT CALCULATION IN CMOS GATES
    NABAVILISHI, A
    RUMIN, NC
    ELECTRONICS LETTERS, 1992, 28 (07) : 682 - 684
  • [2] EFFICIENT PHYSICAL TIMING MODELS FOR CMOS AND-OR-INVERTER AND OR-AND-INVERTER GATES AND THEIR APPLICATIONS
    WU, CY
    SHIAU, MC
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1990, 9 (09) : 1002 - 1009
  • [3] Delay and current estimation in a CMOS inverter with an RC load
    Hafed, M
    Oulmane, M
    Rumin, NC
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2001, 20 (01) : 80 - 89
  • [4] Delay Time and Power Supply Current Characteristics of CMOS Inverter Broken by Intentional High Power Microwave
    Hwang, Sun-Mook
    Hong, Joo-Il
    Han, Seung-Moon
    Huh, Chang-Su
    Huh, Uk-Youl
    Choi, Jin-Soo
    2007 ASIA PACIFIC MICROWAVE CONFERENCE, VOLS 1-5, 2007, : 707 - +
  • [5] CMOS inverter current and delay model incorporating interconnect effects
    Hafed, M
    Rumin, N
    ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : E86 - E89
  • [6] Estimation of propagation delay considering short-circuit current for static CMOS gates
    Hirata, A
    Onodera, H
    Tamaru, K
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-FUNDAMENTAL THEORY AND APPLICATIONS, 1998, 45 (11): : 1194 - 1198
  • [7] Signal-Strength Detector Based on CMOS-Inverter Supply Current
    Kumar, Pranav
    Krishnapura, Nagendra
    IEEE SOLID-STATE CIRCUITS LETTERS, 2023, 6 : 237 - 240
  • [8] Degradation delay model extension to CMOS gates
    Juan-Chico, J
    Bellido, MJ
    Ruiz-de-Clavijo, P
    Acosta, AJ
    Valencia, M
    INTEGRATED CIRCUIT DESIGN, PROCEEDINGS: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2000, 1918 : 149 - 158
  • [9] Delay Model for Static CMOS Complex Gates
    Marranghello, Felipe S.
    Reis, Andre, I
    Ribas, Renato P.
    2013 26TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN (SBCCI 2013), 2013,
  • [10] A high performance CMOS device with inverter delay 13 ps at 1.2 V power supply
    Chen, TP
    Biesemans, S
    Cheng, SM
    Hong, J
    Huang, YS
    Cheng, YC
    Holihan, K
    Han, LK
    Schafbuer, T
    Wann, C
    Chen, JK
    2001 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS, AND APPLICATIONS, PROCEEDINGS OF TECHNICAL PAPERS, 2001, : 162 - 163