INVERTER MODELS OF CMOS GATES FOR SUPPLY CURRENT AND DELAY EVALUATION

被引:59
|
作者
NABAVILISHI, A
RUMIN, NC
机构
[1] Department of Electrical Engineering, McGill University, Montreal
基金
加拿大自然科学与工程研究理事会;
关键词
D O I
10.1109/43.317470
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The subject of this paper is the reduction of transistor-level models of CMOS logic gates to equivalent inverters, for the purpose of computing the supply current in digital circuits. No restrictions are applied to either the number of switching inputs or the transition times and relative delays of the input voltages. The relative positions of the switching inputs are also accounted for in the case of series-connected MOSFET's. When combined with our previously reported CMOS inverter model [1], [2], the peak current is obtained in a time approximately three orders faster than HSPICE with the level-3 MOSFET model. The corresponding accuracy is around 12%. If the current waveform is required, the speed improvement is about an order less. Since the inverter model also yields the delay at no extra cost, the timing of the current waveforms can be done automatically, without recourse to a timing simulator. Although the emphasis here is on CMOS static gates, the method is applicable to dynamic logic gates as well.
引用
收藏
页码:1271 / 1279
页数:9
相关论文
共 50 条
  • [41] Analytical Transient Response and Propagation Delay Model for Nanoscale CMOS Inverter
    Wang, Yangang
    Zwolinski, Mark
    ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 2998 - 3001
  • [42] An Analytical Delay Model for CMOS Inverter-Transmission Gate Structure
    Romi, Mohammad Shueb
    Alam, Naushad
    Yasin, M. Yusuf
    18TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST, 2014,
  • [43] Technology portable analytical model for DSM CMOS inverter delay estimation
    Kabbani, A
    AlKhalili, D
    Al-Khalili, AJ
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2005, 152 (05): : 433 - 440
  • [44] Delay and power expressions characterizing a CMOS inverter driving an RLC load
    Tang, KT
    Friedman, EG
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL III: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 283 - 286
  • [45] Power delay optimization of nanoscale CMOS inverter using geometric programming
    Department of Electronics and Electrical Communication Engineering, Indian Institute of Technology, Kharagpur-721302, India
    不详
    WSEAS Trans. Circuits Syst., 2006, 4 (536-541):
  • [46] A compact gate-level energy and delay model of dynamic CMOS gates
    Rosselló, JL
    de Benito, C
    Segura, J
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2005, 52 (10) : 685 - 689
  • [47] Modelling output waveform and propagation delay of a CMOS inverter in the submicron range
    Bisdounis, L
    Koufopavlou, O
    Nikolaidis, S
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 1998, 145 (06): : 402 - 408
  • [48] Impact of technology parameters on inverter delay of UTB-SOI CMOS
    Schulz, T
    Pacha, C
    Risch, L
    2002 IEEE INTERNATIONAL SOI CONFERENCE, PROCEEDINGS, 2002, : 176 - 178
  • [49] CMOS current reference with supply and temperature compensation
    Yoo, C.
    Park, J.
    ELECTRONICS LETTERS, 2007, 43 (25) : 1422 - 1424
  • [50] Reduction of CMOS inverter ring oscillator close-in phase noise by current mode instead of voltage mode supply
    Groezing, Markus
    Berroth, Manfred
    PRIME 2006: 2ND CONFERENCE ON PH.D. RESEARCH IN MICROELECTRONIC AND ELECTRONICS, PROCEEDINGS, 2006, : 97 - +