INVERTER MODELS OF CMOS GATES FOR SUPPLY CURRENT AND DELAY EVALUATION

被引:59
|
作者
NABAVILISHI, A
RUMIN, NC
机构
[1] Department of Electrical Engineering, McGill University, Montreal
基金
加拿大自然科学与工程研究理事会;
关键词
D O I
10.1109/43.317470
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The subject of this paper is the reduction of transistor-level models of CMOS logic gates to equivalent inverters, for the purpose of computing the supply current in digital circuits. No restrictions are applied to either the number of switching inputs or the transition times and relative delays of the input voltages. The relative positions of the switching inputs are also accounted for in the case of series-connected MOSFET's. When combined with our previously reported CMOS inverter model [1], [2], the peak current is obtained in a time approximately three orders faster than HSPICE with the level-3 MOSFET model. The corresponding accuracy is around 12%. If the current waveform is required, the speed improvement is about an order less. Since the inverter model also yields the delay at no extra cost, the timing of the current waveforms can be done automatically, without recourse to a timing simulator. Although the emphasis here is on CMOS static gates, the method is applicable to dynamic logic gates as well.
引用
收藏
页码:1271 / 1279
页数:9
相关论文
共 50 条
  • [31] Efficient output waveform evaluation of a CMOS inverter based on short-circuit current prediction
    Chatzigeorgiou, A
    Nikolaidis, S
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2002, 30 (05) : 547 - 566
  • [32] Evaluation of the maximum number of switching gates for CMOS circuits
    Ueda, H
    Kinoshita, K
    SYSTEMS AND COMPUTERS IN JAPAN, 1995, 26 (14) : 15 - 25
  • [33] Current Status of High-k and Metal Gates in CMOS
    Wilk, G. D.
    Verghese, M.
    Chen, P. J.
    Maes, J-W.
    DIELECTRIC MATERIALS AND METALS FOR NANOELECTRONICS AND PHOTONICS 10, 2012, 50 (04): : 207 - 210
  • [34] Stochastic Propagation Delay Through a CMOS Inverter as a Consequence of Stochastic Power Supply Voltage-Part I: Model Formulation
    Dietz, David
    IEEE TRANSACTIONS ON ELECTROMAGNETIC COMPATIBILITY, 2019, 61 (01) : 226 - 232
  • [35] Stochastic Propagation Delay Through a CMOS Inverter as a Consequence of Stochastic Power Supply Voltage-Part II: Modeling Examples
    Dietz, David
    IEEE TRANSACTIONS ON ELECTROMAGNETIC COMPATIBILITY, 2019, 61 (01) : 233 - 241
  • [36] CMOS Inverter Analytical Delay Model Considering All Operating Regions
    Marranghello, Felipe S.
    Reis, Andre I.
    Ribas, Renato P.
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 1452 - 1455
  • [37] Delay and power estimation for a CMOS inverter driving RC interconnect loads
    Nikolaidis, S
    Chatzigeorgiou, A
    Kyriakis-Bitzaros, ED
    ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : E368 - E371
  • [38] A NEW PROPOSAL FOR INVERTER DELAY IMPROVEMENT ON CMOS SOI FUTURE TECHNOLOGY
    LEE, MO
    ASADA, K
    IEICE TRANSACTIONS ON ELECTRONICS, 1993, E76C (10) : 1515 - 1522
  • [39] Modeling the Overshooting Effect for CMOS Inverter Delay Analysis in Nanometer Technologies
    Huang, Zhangcai
    Kurokawa, Atsushi
    Hashimoto, Masanori
    Sato, Takashi
    Jiang, Minglu
    Inoue, Yasuaki
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2010, 29 (02) : 250 - 260
  • [40] Delay macro modeling of CMOS gates using modified logical effort technique
    Kabbani, A
    Al-Khalili, D
    Al-Khalili, AJ
    2004 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS, PROCEEDINGS, 2004, : 56 - 60