Evaluation of the maximum number of switching gates for CMOS circuits

被引:0
|
作者
Ueda, H
Kinoshita, K
机构
[1] Faculty of Engineering, Osaka University, Suita
关键词
CMOS circuit; maximum number of switching gates; branch-and-bound method; partially exhaustive enumeration;
D O I
10.1002/scj.4690261402
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper addresses the problem of evaluating the maximum number of switching gates. We propose both exact and approximate algorithms to evaluate the maximum or nearly maximum number of switching gates based on the branch-and-bound method. In these methods, iterations of partially exhaustive enumeration and information from circuit structure are used to prune the search space. These methods are implemented on Sun workstations and experiments for ISCAS'85 and ISCAS'89 benchmark circuits have been done. For small circuits, the maximum number of switching gates can be easily evaluated using the exact algorithm. For large circuits, results for the approximate algorithm are compared with results obtained by applying randomly generated vector pairs. It has been shown that the approximate method is better than the latter.
引用
收藏
页码:15 / 25
页数:11
相关论文
共 50 条
  • [1] An enhanced iterative improvement method for evaluating the maximum number of simultaneous switching gates for combinational circuits
    Zhang, K
    Takase, H
    Hayashi, T
    Kita, H
    PROCEEDINGS OF THE ASP-DAC '97 - ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 1997, 1996, : 107 - 112
  • [2] Estimation of the weighted maximum switching activity in combinational CMOS circuits
    Aloul, Fadi A.
    Sagahyroon, Assim
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 2929 - +
  • [3] Testing for floating gates defects in CMOS circuits
    Rafiq, S
    Ivanov, A
    Tabatabaei, S
    Renovell, M
    SEVENTH ASIAN TEST SYMPOSIUM (ATS'98), PROCEEDINGS, 1998, : 228 - 236
  • [4] Security Implications of Crosstalk in Switching CMOS Gates
    Dyrkolbotn, Geir Olav
    Wold, Knut
    Snekkenes, Einar
    INFORMATION SECURITY, 2011, 6531 : 269 - 275
  • [5] A hybrid SA-EA method for finding the maximum number of switching gates in a combinational circuit
    Obregon, Ichiro Ruiz
    Pawlovsky, Alberto Palacios
    IEICE ELECTRONICS EXPRESS, 2008, 5 (18) : 756 - 761
  • [6] SIMULTANEOUS DELAY AND MAXIMUM CURRENT CALCULATION IN CMOS GATES
    NABAVILISHI, A
    RUMIN, NC
    ELECTRONICS LETTERS, 1992, 28 (07) : 682 - 684
  • [7] Switching activity evaluation of CMOS digital circuits using logic timing simulation
    Juan-Chico, J
    Bellido, MJ
    Ruiz-de-Clavijo, P
    Baena, C
    Jiménez, CJ
    Valencia, M
    ELECTRONICS LETTERS, 2001, 37 (09) : 555 - 557
  • [8] Evolutionary Optimization of Number of Gates in PLA Circuits Implemented in VLSI Circuits
    Slowik, Adam
    Zurada, Jacek M.
    APPLICATIONS OF EVOLUTIONARY COMPUTING, PROCEEDINGS, 2009, 5484 : 363 - +
  • [9] On maximum current estimation in CMOS digital circuits
    Ciuplys, D
    Larsson-Edefors, P
    17TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: DESIGN METHODOLOGIES FOR THE GIGASCALE ERA, 2004, : 658 - 661
  • [10] Maximum leakage power estimation for CMOS circuits
    Bobba, S
    Hajj, IN
    IEEE ALESSANDRO VOLTA MEMORIAL WORKSHOP ON LOW-POWER DESIGN, PROCEEDINGS, 1999, : 116 - 124