Evaluation of the maximum number of switching gates for CMOS circuits

被引:0
|
作者
Ueda, H
Kinoshita, K
机构
[1] Faculty of Engineering, Osaka University, Suita
关键词
CMOS circuit; maximum number of switching gates; branch-and-bound method; partially exhaustive enumeration;
D O I
10.1002/scj.4690261402
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper addresses the problem of evaluating the maximum number of switching gates. We propose both exact and approximate algorithms to evaluate the maximum or nearly maximum number of switching gates based on the branch-and-bound method. In these methods, iterations of partially exhaustive enumeration and information from circuit structure are used to prune the search space. These methods are implemented on Sun workstations and experiments for ISCAS'85 and ISCAS'89 benchmark circuits have been done. For small circuits, the maximum number of switching gates can be easily evaluated using the exact algorithm. For large circuits, results for the approximate algorithm are compared with results obtained by applying randomly generated vector pairs. It has been shown that the approximate method is better than the latter.
引用
收藏
页码:15 / 25
页数:11
相关论文
共 50 条
  • [31] Bounding switching activity in CMOS circuits using constraint resolution
    Zejda, J
    Cerny, E
    Shenoy, S
    Rumin, NC
    EUROPEAN DESIGN & TEST CONFERENCE 1996 - ED&TC 96, PROCEEDINGS, 1996, : 294 - 301
  • [32] SWITCHING NETWORK LOGIC APPROACH FOR THE DESIGN OF CMOS VLSI CIRCUITS
    HU, CM
    CHAN, SP
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1988, 64 (03) : 421 - 441
  • [33] ASYMPTOTIC ESTIMATION OF NUMBER OF SWITCHING POINTS IN NONBLOCKING CIRCUITS
    BASSALYG.LA
    GRUSHKO, II
    NEYMAN, VI
    TELECOMMUNICATIONS AND RADIO ENGINEER-USSR, 1970, (01): : 34 - &
  • [34] System for simultaneously switching in an arbitrary number of electric circuits
    UL'YANITSKII EM
    SHELEST VA
    1971, (06): : 674 - 676
  • [35] Modeling multiple input switching of CMOS gates in DSM technology using HDMR
    Sridharan, Jayashree
    Chen, Tom
    2006 DESIGN AUTOMATION AND TEST IN EUROPE, VOLS 1-3, PROCEEDINGS, 2006, : 624 - +
  • [36] Implementation of CMOS Logic Circuits with Perfect Fault Detection Using Preservative Reversible Gates
    Parvin, Sajjad
    Altun, Mustafa
    2019 IEEE 25TH INTERNATIONAL SYMPOSIUM ON ON-LINE TESTING AND ROBUST SYSTEM DESIGN (IOLTS 2019), 2019, : 64 - 67
  • [37] Area-Efficient CMOS Implementation of NCL Gates for XOR-AND/OR Dominated Circuits
    Caberos, Aileen
    Huang, Shu-Chuan
    Cheng, Fu-Chiung
    2017 IEEE ASIA PACIFIC CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIMEASIA), 2017, : 37 - 40
  • [38] COSMOS: A continuous optimization approach for maximum power estimation of CMOS circuits
    Wang, CY
    Roy, K
    1997 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN - DIGEST OF TECHNICAL PAPERS, 1997, : 52 - 55
  • [39] Maximum power estimation for CMOS circuits under arbitrary delay model
    Wang, CY
    Chou, TL
    Roy, K
    ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 4, 1996, : 763 - 766
  • [40] Maximum power-up current estimation in combinational CMOS circuits
    Sagahyroon, Assim
    Aloul, Fadi
    CIRCUITS AND SYSTEMS FOR SIGNAL PROCESSING , INFORMATION AND COMMUNICATION TECHNOLOGIES, AND POWER SOURCES AND SYSTEMS, VOL 1 AND 2, PROCEEDINGS, 2006, : 70 - 73