INVERTER MODELS OF CMOS GATES FOR SUPPLY CURRENT AND DELAY EVALUATION

被引:59
|
作者
NABAVILISHI, A
RUMIN, NC
机构
[1] Department of Electrical Engineering, McGill University, Montreal
基金
加拿大自然科学与工程研究理事会;
关键词
D O I
10.1109/43.317470
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The subject of this paper is the reduction of transistor-level models of CMOS logic gates to equivalent inverters, for the purpose of computing the supply current in digital circuits. No restrictions are applied to either the number of switching inputs or the transition times and relative delays of the input voltages. The relative positions of the switching inputs are also accounted for in the case of series-connected MOSFET's. When combined with our previously reported CMOS inverter model [1], [2], the peak current is obtained in a time approximately three orders faster than HSPICE with the level-3 MOSFET model. The corresponding accuracy is around 12%. If the current waveform is required, the speed improvement is about an order less. Since the inverter model also yields the delay at no extra cost, the timing of the current waveforms can be done automatically, without recourse to a timing simulator. Although the emphasis here is on CMOS static gates, the method is applicable to dynamic logic gates as well.
引用
收藏
页码:1271 / 1279
页数:9
相关论文
共 50 条
  • [21] CHARGE-BASED CURRENT MODEL FOR CMOS GATES
    WANG, JH
    FAN, JT
    FENG, WS
    ELECTRONICS LETTERS, 1993, 29 (15) : 1343 - 1345
  • [22] Equivalent Inverter-Based Characterization Tool for Nano-Scale CMOS Digital Cells: Non-Linear-Delay-Models Evaluation
    Messaris, Ioannis
    Ntogramatzi, Maria
    Karagiorgos, Nikolaos
    Nikolaidis, Spyridon
    2018 7TH INTERNATIONAL CONFERENCE ON MODERN CIRCUITS AND SYSTEMS TECHNOLOGIES (MOCAST), 2018,
  • [23] GET A CONTROLLED DELAY AND RAMP WITH A SINGLE CMOS INVERTER PACKAGE
    MORGAN, DR
    ELECTRONIC DESIGN, 1978, 26 (07) : 86 - 86
  • [24] Implant dose sensitivity of 0.1μm CMOS inverter delay
    Srinivasaiah, HC
    Bhat, N
    ASP-DAC/VLSI DESIGN 2002: 7TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE AND 15TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2002, : 225 - 230
  • [25] Delay analysis of CMOS gates using modified logical effort model
    Kabbani, A
    Al-Khalili, D
    Al-Khalili, AJ
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2005, 24 (06) : 937 - 947
  • [26] Power-delay modeling of dynamic CMOS gates for circuit optimization
    Rossello, JL
    Segura, J
    ICCAD 2001: IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, 2001, : 494 - 499
  • [27] Power Delay Analysis of CMOS Reversible Gates for Low Power Application
    Majumder, Souvik
    Bhattacharyya, Shreya
    Debnath, Papiya
    Chanda, Manash
    2020 INTERNATIONAL CONFERENCE ON COMPUTATIONAL PERFORMANCE EVALUATION (COMPE-2020), 2020, : 620 - 625
  • [28] ANALYSIS AND MODELING OF INITIAL DELAY TIME AND ITS IMPACT ON PROPAGATION DELAY OF CMOS LOGIC GATES
    YANG, YH
    WU, CY
    IEE PROCEEDINGS-G CIRCUITS DEVICES AND SYSTEMS, 1989, 136 (05): : 245 - 254
  • [29] Effect of protection diodes on the behavior of CMOS gates in the presence of supply dips
    Amer, HH
    1997 CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, CONFERENCE PROCEEDINGS, VOLS I AND II: ENGINEERING INNOVATION: VOYAGE OF DISCOVERY, 1997, : 536 - 539
  • [30] Design of a Subthreshold-Supply Bootstrapped CMOS Inverter Based on an Active Leakage-Current Reduction Technique
    Ho, Yingchieh
    Chang, Chiachi
    Su, Chauchin
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2012, 59 (01) : 55 - 59