Performance Evaluation of Silicon Nanowire Gate-All-Around Field-Effect Transistors and Their Dependence of Channel Length and Diameter

被引:3
|
作者
Bahador, Siti Norazlin [1 ]
Tan, Michael Loong Peng [1 ]
Ismail, Razali [1 ]
机构
[1] Univ Teknol Malaysia, Fac Elect Engn, Skudai 81310, Johor, Malaysia
关键词
Device Modeling; HSPICE; Simulation; SiNW; MOSFET; Logic Gates; GAA; 32; nm; TOP-DOWN APPROACH; LOGIC; DEVICES; MOSFET; MODEL;
D O I
10.1166/sam.2015.2179
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
The performance of a semiconducting Silicon Nanowire (SiNW) Gate-All-Around (GAA) transistors as basic logic gates are assessed and tabulated for certain metric, against those of metal-oxide-semiconductor field-effect transistors (MOSFETs). Both SiNW and nano-MOSFET models agree considerably well with the trends available in experimental data. The simulation results show that silicon nanowire can significantly reduce the drain-induced barrier lowering effect and subthreshold swing in silicon channel replacement while sustaining smaller channel area at higher current density. Performance metrics of SiNWFET and MOSEFET, namely propagation delay, energy-delay product, and power-delay product for logic gates, namely NAND and NOR, are presented. In addition, the influence of nanowire channel length and diameter over drain-induced barrier lowering (DIBL) and substhreshold swing (SS) in SiNWFET are also explored and compared with other experimental data. It has been shown that the SiNWFET model has a lower power-delay product (PDP) and energy-delay product (EDP) than of the 32 nm MOSFET Predictive Technology Model (PTM) in the circuit simulations. Shorter length and smaller diameter nanowire are desired to suppress short channel effects. Ultimately, SiNWFET have superior performance compared to nano-MOSFET due to the nearly ideal carrier transport in quasi-one dimensional structure.
引用
收藏
页码:190 / 198
页数:9
相关论文
共 50 条
  • [41] Characteristics of Gate-All-Around Hetero-Gate-Dielectric Tunneling Field-Effect Transistors
    Lee, Jae Sung
    Choi, Woo Young
    Kang, In Man
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2012, 51 (06)
  • [42] Electron Tomography of Gate-All-Around Nanowire Transistors
    Cherns, P. D.
    Lorut, F.
    Dupre, C.
    Tachi, K.
    Cooper, D.
    Chabli, A.
    Ernst, T.
    16TH INTERNATIONAL CONFERENCE ON MICROSCOPY OF SEMICONDUCTING MATERIALS, 2010, 209
  • [43] HCI and NBTI induced degradation in gate-all-around silicon nanowire transistors
    Huang, Ru
    Wang, Runsheng
    Liu, Changze
    Zhang, Liangliang
    Zhuge, Jing
    Tao, Yu
    Zou, Jibin
    Liu, Yuchao
    Wang, Yangyuan
    MICROELECTRONICS RELIABILITY, 2011, 51 (9-11) : 1515 - 1520
  • [44] Gate-All-Around Silicon Nanowire Transistors with channel-last process on bulk Si substrate
    Ma, Xiaolong
    Yin, Huaxiang
    Hong, Peizhen
    IEICE ELECTRONICS EXPRESS, 2015, 12 (07):
  • [45] Low-temperature (cryogenic) Transport in Gate-All-Around (GAA) Silicon Nanowire Field-Effect Transistor
    Verma, Amit
    Nekovei, Reza
    Shiri, Daryoush
    2024 IEEE 24TH INTERNATIONAL CONFERENCE ON NANOTECHNOLOGY, NANO 2024, 2024, : 122 - 125
  • [46] Experimental evidence of ballistic transport in cylindrical gate-all-around twin silicon nanowire metal-oxide-semiconductor field-effect transistors
    Cho, K. H.
    Yeo, K. H.
    Yeoh, Y. Y.
    Suk, S. D.
    Li, M.
    Lee, J. M.
    Kim, M. -S.
    Kim, D. -W.
    Park, D.
    Hong, B. H.
    Jung, Y. C.
    Hwang, S. W.
    APPLIED PHYSICS LETTERS, 2008, 92 (05)
  • [47] Electrical properties of self-aligned gate-all-around polycrystalline silicon nanowires field-effect transistors
    Le Borgne, Brice
    Salauen, Anne-Claire
    Pichon, Laurent
    MICROELECTRONIC ENGINEERING, 2016, 150 : 32 - 38
  • [48] Positive Bias Temperature Instabilities in Vertical Gate-all-around poly-Si Nanowire Field-effect Transistors
    Yang, Wenjing
    Li, Yuan
    Wang, Bo
    Qian, He
    Chen, Jiezhi
    PROCEEDINGS OF 2018 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS, TECHNOLOGIES AND APPLICATIONS (ICTA 2018), 2018, : 175 - 176
  • [49] Self-aligned gate-all-around InAs/InP core-shell nanowire field-effect transistors
    Sasaki, Satoshi
    Tateno, Kouta
    Zhang, Guoqiang
    Pigot, Henry
    Harada, Yuichi
    Saito, Shiro
    Fujiwara, Akira
    Sogawa, Tetsuomi
    Muraki, Koji
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2015, 54 (04)
  • [50] YJunctionless Silicon-Nanowire Gate-All-Around Tunnel Field Effect Transistor
    Akram, M. W.
    Ghosh, Bahniman
    JOURNAL OF LOW POWER ELECTRONICS, 2014, 10 (02) : 286 - 292