Performance Evaluation of Silicon Nanowire Gate-All-Around Field-Effect Transistors and Their Dependence of Channel Length and Diameter

被引:3
|
作者
Bahador, Siti Norazlin [1 ]
Tan, Michael Loong Peng [1 ]
Ismail, Razali [1 ]
机构
[1] Univ Teknol Malaysia, Fac Elect Engn, Skudai 81310, Johor, Malaysia
关键词
Device Modeling; HSPICE; Simulation; SiNW; MOSFET; Logic Gates; GAA; 32; nm; TOP-DOWN APPROACH; LOGIC; DEVICES; MOSFET; MODEL;
D O I
10.1166/sam.2015.2179
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
The performance of a semiconducting Silicon Nanowire (SiNW) Gate-All-Around (GAA) transistors as basic logic gates are assessed and tabulated for certain metric, against those of metal-oxide-semiconductor field-effect transistors (MOSFETs). Both SiNW and nano-MOSFET models agree considerably well with the trends available in experimental data. The simulation results show that silicon nanowire can significantly reduce the drain-induced barrier lowering effect and subthreshold swing in silicon channel replacement while sustaining smaller channel area at higher current density. Performance metrics of SiNWFET and MOSEFET, namely propagation delay, energy-delay product, and power-delay product for logic gates, namely NAND and NOR, are presented. In addition, the influence of nanowire channel length and diameter over drain-induced barrier lowering (DIBL) and substhreshold swing (SS) in SiNWFET are also explored and compared with other experimental data. It has been shown that the SiNWFET model has a lower power-delay product (PDP) and energy-delay product (EDP) than of the 32 nm MOSFET Predictive Technology Model (PTM) in the circuit simulations. Shorter length and smaller diameter nanowire are desired to suppress short channel effects. Ultimately, SiNWFET have superior performance compared to nano-MOSFET due to the nearly ideal carrier transport in quasi-one dimensional structure.
引用
收藏
页码:190 / 198
页数:9
相关论文
共 50 条
  • [21] Extracting Mobility Degradation and Total Series Resistance of Cylindrical Gate-All-Around Silicon Nanowire Field-Effect Transistors
    Choi, Luryi
    Hong, Byoung Hak
    Jung, Young Chai
    Cho, Keun Hwi
    Yeo, Kyoung Hwan
    Kim, Dong-Won
    Jin, Gyo Young
    Oh, Kyung Seok
    Lee, Won-Seong
    Song, Sang-Hun
    Rieh, Jae Sung
    Whang, Dong Mok
    Hwang, Sung Woo
    IEEE ELECTRON DEVICE LETTERS, 2009, 30 (06) : 665 - 667
  • [22] Investigation of Sub-10-nm Diameter, Gate-All-Around Nanowire Field-Effect Transistors for Electrostatic Discharge Applications
    Liu, W.
    Liou, J. J.
    Jiang, Y.
    Singh, N.
    Lo, G. Q.
    Chung, J.
    Jeong, Y. H.
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2010, 9 (03) : 352 - 354
  • [23] Effect of the Si nanowire’s diameter and doping profile on the electrical characteristics of gate-all-around twin Si-nanowire field-effect transistors
    Dong Hun Kim
    Tae Whan Kim
    Journal of the Korean Physical Society, 2015, 67 : 502 - 506
  • [24] Effect of the Si nanowire's diameter and doping profile on the electrical characteristics of gate-all-around twin Si-nanowire field-effect transistors
    Kim, Dong Hun
    Kim, Tae Whan
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2015, 67 (03) : 502 - 506
  • [25] Performance Limit of Gate-All-Around Si Nanowire Field-Effect Transistors: An Ab Initio Quantum Transport Simulation
    Liu, Shiqi
    Li, Qiuhui
    Yang, Chen
    Yang, Jie
    Xu, Lin
    Xu, Linqiang
    Ma, Jiachen
    Li, Ying
    Fang, Shibo
    Wu, Baochun
    Dong, Jichao
    Yang, Jinbo
    Lu, Jing
    PHYSICAL REVIEW APPLIED, 2022, 18 (05)
  • [26] A non-quasi-static model for nanowire gate-all-around tunneling field-effect transistors
    Lu, Bin
    Ma, Xin
    Wang, Dawei
    Chai, Guoqiang
    Dong, Linpeng
    Miao, Yuanhao
    CHINESE PHYSICS B, 2023, 32 (06)
  • [27] A non-quasi-static model for nanowire gate-all-around tunneling field-effect transistors
    芦宾
    马鑫
    王大为
    柴国强
    董林鹏
    苗渊浩
    Chinese Physics B, 2023, 32 (06) : 761 - 766
  • [28] Fabrication of Ambipolar Gate-All-Around Field-Effect Transistors using Silicon Nanobridge Arrays
    Oh, Jin Yong
    Park, Jong-Tae
    Islam, M. Saif
    NANOEPITAXY: MATERIALS AND DEVICES V, 2013, 8820
  • [29] Magnetic Field Effect on Threshold Voltage for Ultrathin Silicon Gate-All-Around Nanowire Field-Effect-Transistors
    Hamdy Abdelhamid
    Azza M. Anis
    Mohamed E. Aboulwafa
    Mohamed I. Eladawy
    Silicon, 2020, 12 : 49 - 57
  • [30] Magnetic Field Effect on Threshold Voltage for Ultrathin Silicon Gate-All-Around Nanowire Field-Effect-Transistors
    Abdelhamid, Hamdy
    Anis, Azza M.
    Aboulwafa, Mohamed E.
    Eladawy, Mohamed I.
    SILICON, 2020, 12 (01) : 49 - 57