Performance Evaluation of Silicon Nanowire Gate-All-Around Field-Effect Transistors and Their Dependence of Channel Length and Diameter

被引:3
|
作者
Bahador, Siti Norazlin [1 ]
Tan, Michael Loong Peng [1 ]
Ismail, Razali [1 ]
机构
[1] Univ Teknol Malaysia, Fac Elect Engn, Skudai 81310, Johor, Malaysia
关键词
Device Modeling; HSPICE; Simulation; SiNW; MOSFET; Logic Gates; GAA; 32; nm; TOP-DOWN APPROACH; LOGIC; DEVICES; MOSFET; MODEL;
D O I
10.1166/sam.2015.2179
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
The performance of a semiconducting Silicon Nanowire (SiNW) Gate-All-Around (GAA) transistors as basic logic gates are assessed and tabulated for certain metric, against those of metal-oxide-semiconductor field-effect transistors (MOSFETs). Both SiNW and nano-MOSFET models agree considerably well with the trends available in experimental data. The simulation results show that silicon nanowire can significantly reduce the drain-induced barrier lowering effect and subthreshold swing in silicon channel replacement while sustaining smaller channel area at higher current density. Performance metrics of SiNWFET and MOSEFET, namely propagation delay, energy-delay product, and power-delay product for logic gates, namely NAND and NOR, are presented. In addition, the influence of nanowire channel length and diameter over drain-induced barrier lowering (DIBL) and substhreshold swing (SS) in SiNWFET are also explored and compared with other experimental data. It has been shown that the SiNWFET model has a lower power-delay product (PDP) and energy-delay product (EDP) than of the 32 nm MOSFET Predictive Technology Model (PTM) in the circuit simulations. Shorter length and smaller diameter nanowire are desired to suppress short channel effects. Ultimately, SiNWFET have superior performance compared to nano-MOSFET due to the nearly ideal carrier transport in quasi-one dimensional structure.
引用
收藏
页码:190 / 198
页数:9
相关论文
共 50 条
  • [31] Characteristics of gate-all-around silicon nanowire field effect transistors with asymmetric channel width and source/drain doping concentration
    Beek, Chang-Ki
    Park, Sooyoung
    Ko, Myung-Dong
    Rim, Taiuk
    Choi, Seongwook
    Jeong, Yoon-Ha
    JOURNAL OF APPLIED PHYSICS, 2012, 112 (03)
  • [32] Impact of Silicon Body Thickness on the Performance of Gate-all-around Silicon nanowire field effect transistor
    Gupta, Richa
    Dass, Devi
    Prasher, Rakesh
    Vaid, Rakesh
    PHYSICS OF SEMICONDUCTOR DEVICES, 2014, : 689 - 692
  • [33] Performance breakthrough in 8 nm gate length gate-all-around nanowire transistors using metallic nanowire contacts
    Jiang, Y.
    Liow, T. Y.
    Singh, N.
    Tan, L. H.
    Lo, G. Q.
    Chan, D. S. H.
    Kwong, D. L.
    2008 SYMPOSIUM ON VLSI TECHNOLOGY, 2008, : 27 - +
  • [34] A Study on the Performance of Gate-All-Around Heterojunction Tunnel Field-Effect Transistors Based on Polarization Effect
    Guan, Yunhe
    Dou, Zhen
    Lu, Jiachen
    Sun, Weihan
    Wang, Shaoqing
    Liu, Xiangtai
    Chen, Haifeng
    ACS APPLIED ELECTRONIC MATERIALS, 2024, 6 (06) : 4635 - 4642
  • [35] Statistical variability study of random dopant fluctuation on gate-all-around inversion-mode silicon nanowire field-effect transistors
    Yoon, Jun-Sik
    Rim, Taiuk
    Kim, Jungsik
    Kim, Kihyun
    Baek, Chang-Ki
    Jeong, Yoon-Ha
    APPLIED PHYSICS LETTERS, 2015, 106 (10)
  • [36] Achieving short high-quality gate-all-around structures for horizontal nanowire field-effect transistors
    Gluschke, J. G.
    Seidl, J.
    Burke, A. M.
    Lyttleton, R. W.
    Carrad, D. J.
    Ullah, A. R.
    Fahlvik, S.
    Lehmann, S.
    Linke, H.
    Micolich, A. P.
    NANOTECHNOLOGY, 2019, 30 (06)
  • [37] Low-Consumption Synaptic Devices Based on Gate-All-Around InAs Nanowire Field-Effect Transistors
    Zha, Chaofei
    Luo, Wei
    Zhang, Xia
    Yan, Xin
    Ren, Xiaomin
    NANOSCALE RESEARCH LETTERS, 2022, 17 (01):
  • [38] Low-Consumption Synaptic Devices Based on Gate-All-Around InAs Nanowire Field-Effect Transistors
    Chaofei Zha
    Wei Luo
    Xia Zhang
    Xin Yan
    Xiaomin Ren
    Nanoscale Research Letters, 17
  • [39] High Performance Silicon N-channel Gate-All-Around Junctionless Field Effect Transistors by Strain Technology
    Sung, P. -J.
    Cho, T. -C.
    Chen, P. -C.
    Hou, F. -J.
    Lai, C. -H
    Lee, Y. -J.
    Li, Y.
    Samukawa, S.
    Chao, T. -S.
    Wu, W. -F.
    Yeh, W. -K.
    2016 IEEE 16TH INTERNATIONAL CONFERENCE ON NANOTECHNOLOGY (IEEE-NANO), 2016, : 174 - 175
  • [40] Capacitance model for nanowire gate-all-around tunneling field-effect-transistors
    Lu Bin
    Wang Da-Wei
    Chen Yu-Lei
    Cui Yan
    Miao Yuan-Hao
    Dong Lin-Peng
    ACTA PHYSICA SINICA, 2021, 70 (21)