Intrinsic mismatch between floating-gate nonvolatile memory cell and equivalent transistor

被引:2
|
作者
Duane, Russell [1 ]
Rafhay, Quentin
Beug, M. Florian
van Duuren, Michiel
机构
[1] Natl Univ Ireland Univ Coll Cork, Tyndall Natl Inst, Cork, Ireland
[2] Inst Microelect Electromagnet & Photon, F-38016 Grenoble, France
[3] Qimonda AG, D-01099 Dresden, Germany
[4] NXP Semicond, B-3001 Louvain, Belgium
关键词
nonvolatile memory devices; plasma charging; test structure;
D O I
10.1109/LED.2007.895434
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The matching performance of nonvolatile memory cells and their equivalent transistors is investigated using a novel matching-performance factor. Extensive measurements on three technologies show that matching pairs can be found, but there is an inherent mobility mismatch between the equivalent transistor and the memory cell. It is suggested that the cause of this mismatch is due to the necessary layout differences between the cell and the equivalent transistor that can cause different levels of plasma-induced damage in the structures.
引用
收藏
页码:440 / 442
页数:3
相关论文
共 50 条
  • [1] Organic transistor nonvolatile memory with an integrated molecular floating-gate/tunneling layer
    Xu, Ting
    Guo, Shuxu
    Xu, Meili
    Li, Shizhang
    Xie, Wenfa
    Wang, Wei
    APPLIED PHYSICS LETTERS, 2018, 113 (24)
  • [2] Solution Processed Organic Transistor Nonvolatile Memory With a Floating-Gate of Carbon Nanotubes
    Wang, Guodong
    Liu, Xiaolian
    Wang, Wei
    IEEE ELECTRON DEVICE LETTERS, 2018, 39 (01) : 111 - 114
  • [3] NEW APPROACH FOR FLOATING-GATE MOS NONVOLATILE MEMORY
    LEE, HS
    APPLIED PHYSICS LETTERS, 1977, 31 (07) : 475 - 476
  • [4] Floating-gate nanofibrous electret arrays for high performance nonvolatile organic transistor memory devices
    Shi, Naien
    Liu, Dong
    Jin, Xiaolei
    Wu, Wandan
    Zhang, Jun
    Yi, Mingdong
    Xie, Linghai
    Guo, Fengning
    Yang, Lei
    Ou, Changjin
    Xue, Wei
    Huang, Wei
    ORGANIC ELECTRONICS, 2017, 49 : 218 - 225
  • [5] Nonvolatile memory with a metal nanocrystal/nitride heterogeneous floating-gate
    Lee, C
    Hou, TH
    Kan, ECC
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2005, 52 (12) : 2697 - 2702
  • [6] Can 2D-Nanocrystals Extend the Lifetime of Floating-Gate Transistor Based Nonvolatile Memory?
    Cao, Wei
    Kang, Jiahao
    Bertolazzi, Simone
    Kis, Andras
    Banerjee, Kaustav
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (10) : 3456 - 3464
  • [7] Nonvolatile floating-gate memory programming enhancement using well bias
    Makwana, JJ
    Schroder, DK
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2006, 53 (02) : 258 - 262
  • [8] DIFMOS - FLOATING-GATE ELECTRICALLY ERASABLE NONVOLATILE SEMICONDUCTOR MEMORY TECHNOLOGY
    GOSNEY, WM
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1977, 24 (05) : 594 - 599
  • [9] Multilevel memory characteristics by light-assisted programming in floating-gate organic thin-film transistor nonvolatile memory
    Ying, Jun
    Han, Jinhua
    Xiang, Lanyi
    Wang, Wei
    Xie, Wenfa
    CURRENT APPLIED PHYSICS, 2015, 15 (07) : 770 - 775
  • [10] Floating-gate techniques for assessing mismatch
    Minch, BA
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL IV: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 385 - 388