Intrinsic mismatch between floating-gate nonvolatile memory cell and equivalent transistor

被引:2
|
作者
Duane, Russell [1 ]
Rafhay, Quentin
Beug, M. Florian
van Duuren, Michiel
机构
[1] Natl Univ Ireland Univ Coll Cork, Tyndall Natl Inst, Cork, Ireland
[2] Inst Microelect Electromagnet & Photon, F-38016 Grenoble, France
[3] Qimonda AG, D-01099 Dresden, Germany
[4] NXP Semicond, B-3001 Louvain, Belgium
关键词
nonvolatile memory devices; plasma charging; test structure;
D O I
10.1109/LED.2007.895434
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The matching performance of nonvolatile memory cells and their equivalent transistors is investigated using a novel matching-performance factor. Extensive measurements on three technologies show that matching pairs can be found, but there is an inherent mobility mismatch between the equivalent transistor and the memory cell. It is suggested that the cause of this mismatch is due to the necessary layout differences between the cell and the equivalent transistor that can cause different levels of plasma-induced damage in the structures.
引用
收藏
页码:440 / 442
页数:3
相关论文
共 50 条
  • [41] Ambipolar nonvolatile memory based on a quantum-dot transistor with a nanoscale floating gate
    Che, Yongli
    Zhang, Yating
    Cao, Xiaolong
    Song, Xiaoxian
    Cao, Mingxuan
    Dai, Haitao
    Yang, Junbo
    Zhang, Guizhong
    Yao, Jianquan
    APPLIED PHYSICS LETTERS, 2016, 109 (01)
  • [42] The effect of porous structure of PMMA tunneling dielectric layer on the performance of nonvolatile floating-gate organic field-effect transistor memory devices
    Yi, Mingdong
    Shu, Jingkun
    Wang, Yizheng
    Ling, Haifeng
    Song, Chunyuan
    Li, Wen
    Xie, Linghai
    Huang, Wei
    ORGANIC ELECTRONICS, 2016, 33 : 95 - 101
  • [43] Semiconductor nanocrystal floating-gate memory devices
    Dimitrakis, P
    Normand, P
    MATERIALS AND PROCESSES FOR NONVOLATILE MEMORIES, 2005, 830 : 203 - 216
  • [44] A highly scalable opposite side floating-gate flash memory cell
    Lin, XN
    Chan, MS
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2005, 52 (09) : 2042 - 2045
  • [45] Effects of floating-gate interference on NAND flash memory cell operation
    Lee, JD
    Hur, SH
    Choi, JD
    IEEE ELECTRON DEVICE LETTERS, 2002, 23 (05) : 264 - 266
  • [46] Radiation effects on floating-gate memory cells
    Cellere, G
    Pellati, P
    Chimenton, A
    Wyss, J
    Modelli, A
    Larcher, L
    Paccagnella, A
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2001, 48 (06) : 2222 - 2228
  • [47] A Precision Floating-Gate Mismatch Measurement Technique for Analog Application
    Jung, Won-Young
    Kim, Jong-Min
    Kim, Jin-Soo
    Kim, Taek-Soo
    IEICE TRANSACTIONS ON ELECTRONICS, 2011, E94C (05): : 780 - 785
  • [48] Short- and Long-Term Memory Based on a Floating-Gate IGZO Synaptic Transistor
    Kang, Dongyeon
    Kim, Wonjung
    Jang, Jun Tae
    Kim, Changwook
    Kim, Jung Nam
    Choi, Sung-Jin
    Bae, Jong-Ho
    Kim, Dong Myong
    Kim, Yoon
    Kim, Dae Hwan
    IEEE ACCESS, 2023, 11 : 20196 - 20201
  • [49] Nonvolatile Organic Floating-Gate Memory Using N2200 as Charge-Trapping Layer
    Zhang, Wenting
    Shang, Junliang
    Li, Shuang
    Liu, Hu
    Ma, Mengqi
    Ma, Dongping
    APPLIED SCIENCES-BASEL, 2025, 15 (05):
  • [50] A nonvolatile ferroelectric memory device with a floating gate
    Chen, FY
    Fang, YK
    Sun, MJ
    Chen, JR
    APPLIED PHYSICS LETTERS, 1996, 69 (21) : 3275 - 3276