A Duty-Cycle-Distortion-Tolerant Half-Delay-Line Low-Power Fast-Lock-in All-Digital Delay-Locked Loop

被引:24
|
作者
Wang, Jinn-Shyan [1 ,2 ]
Cheng, Chun-Yuan [1 ,2 ]
Liu, Je-Ching [1 ]
Liu, Yu-Chia [3 ]
Wang, Yi-Ming [4 ]
机构
[1] Natl Chung Cheng Univ, Dept Elect Engn, Chiayi, Taiwan
[2] Natl Chung Cheng Univ, SOC Res Ctr, Chiayi, Taiwan
[3] Phison Elect Corp, Miaoli, Taiwan
[4] Chi Nan Univ, Dept Elect Engn, Puli, Taiwan
关键词
ADDLL; duty-cycle; fast lock-in; jitter; low-power;
D O I
10.1109/JSSC.2010.2047994
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents the design of a new ADDLL for clock synchronization in a SoC, regardless if the clock duty cycle is seriously distorted from 50%. A half-delay-line circuit and an improved successive-approximation-register controller are developed on top of the coarse-fine architecture for fast lock-in, high duty-cycle-distortion tolerant, and low power. Difference-type circuits and the design techniques for reducing the number of active delay cells and suppressing the dithering effect are developed for low jitter. Measurement results show that when operated at 1.0 V, the 55 nm ADDLL has a maximal frequency of 850 MHz with 1.19 mu W/MHz power index, 2 ps p-p jitter, and 6 lock-in cycles. The minimal operation frequency is 200 MHz and 60 MHz when the input duty cycle is 50% and 85%, respectively.
引用
收藏
页码:1036 / 1047
页数:12
相关论文
共 50 条
  • [1] A Wide-Range, Low-Power, All-Digital Delay-Locked Loop With Cyclic Half-Delay-Line Architecture
    Wang, Jinn-Shyan
    Cheng, Chun-Yuan
    Chou, Pei-Yuan
    Yang, Tzu-Yi
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2015, 50 (11) : 2635 - 2644
  • [2] A Fast-Lock Low-Power Subranging Digital Delay-Locked Loop
    Chen, Hsin-Shu
    Lin, Jyun-Cheng
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2010, E93C (06) : 855 - 860
  • [3] A fast-locked all-digital delay-locked loop with non-50% input duty cycle
    Kao, Shao-Ku
    Chen, Bo-Jiun
    Liu, Shen-Luan
    [J]. EDSSC: 2007 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, VOLS 1 AND 2, PROCEEDINGS, 2007, : 1125 - 1128
  • [4] An all-digital reused-SAR delay-locked loop with adjustable duty cycle
    Lin, Wei-Ming
    Liu, Shen-Luan
    [J]. 2007 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 312 - +
  • [5] Design of a Low-Power Linear SAR-Based All-Digital Delay-Locked Loop
    Quchani, Mohammadreza Esmaeilpour
    Maymandi-Nejad, Mohammad
    [J]. 2019 27TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE 2019), 2019, : 118 - 124
  • [6] PLD Implementation of All-digital Delay-Locked Loop
    Matic, Tomislav
    Svedek, Tomislav
    Herceg, Marijan
    [J]. PROCEEDINGS ELMAR-2008, VOLS 1 AND 2, 2008, : 249 - 252
  • [7] 100MHz all-digital delay-locked loop for low power application
    Kim, BS
    Kim, LS
    [J]. ELECTRONICS LETTERS, 1998, 34 (18) : 1739 - 1740
  • [8] A fast-locking all-digital delay-locked loop for phase/delay generation in an FPGA
    Chen Zhujia
    Yang Haigang
    Liu Fei
    Wang Yu
    [J]. JOURNAL OF SEMICONDUCTORS, 2011, 32 (10)
  • [9] A fast-locking all-digital delay-locked loop for phase/delay generation in an FPGA
    陈柱佳
    杨海钢
    刘飞
    王瑜
    [J]. Journal of Semiconductors, 2011, (10) : 139 - 146
  • [10] All-digital delay-locked loop/pulsewidth-control loop with adjustable duty cycles
    Wang, You-Jen
    Kao, Shao-Ku
    Liu, Shen-Iuan
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (06) : 1262 - 1274