An all-digital reused-SAR delay-locked loop with adjustable duty cycle

被引:1
|
作者
Lin, Wei-Ming [1 ]
Liu, Shen-Luan [1 ]
机构
[1] Natl Taiwan Univ, Grad Inst Elect Engn, Dept Elect Engn, Taipei 10617, Taiwan
关键词
D O I
10.1109/ASSCC.2007.4425693
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An all-digital delay-locked loop (DLL) with multiple outputs and adjustable duty cycle is presented by using the reused successive approximation register (SAR). This DLL provides the multiple synchronous clocks with independently adjustable duty cycles. The proposed reused SAR is similar to a conventional SAR, but it saves a lot of area. The clock duty cycle is adjusted by a 5-bit coarse code and a 2-bit fine code shared each other. This DLL has been fabricated in a CMOS 0.18 mu m technology. The measured input frequency is from 300MHz to 800MHz. The measured peak-to-peak jitter is 9.78ps at 800MHz. The power consumption of this DLL with one output clock is 2.7mW at 800MHz. The maximum duty cycle variation at 300MHz is less than 1%. The area of this DLL is 0.054mm(2).
引用
收藏
页码:312 / +
页数:2
相关论文
共 50 条
  • [1] All-digital delay-locked loop/pulsewidth-control loop with adjustable duty cycles
    Wang, You-Jen
    Kao, Shao-Ku
    Liu, Shen-Iuan
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (06) : 1262 - 1274
  • [2] A Multiphase All-Digital Delay-Locked Loop with Reuse SAR
    Chen, Pao-Lung
    Wang, Tzu-Siang
    Ciou, Jyun-Han
    [J]. PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS), 2010, : 939 - 942
  • [3] A fast-locked all-digital delay-locked loop with non-50% input duty cycle
    Kao, Shao-Ku
    Chen, Bo-Jiun
    Liu, Shen-Luan
    [J]. EDSSC: 2007 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, VOLS 1 AND 2, PROCEEDINGS, 2007, : 1125 - 1128
  • [4] PLD Implementation of All-digital Delay-Locked Loop
    Matic, Tomislav
    Svedek, Tomislav
    Herceg, Marijan
    [J]. PROCEEDINGS ELMAR-2008, VOLS 1 AND 2, 2008, : 249 - 252
  • [5] A 0.15 to 2.2 GHz All-Digital Delay-Locked Loop
    Park, Dongjun
    Park, Geontae
    Kim, Jongsun
    [J]. 2017 IEEE 15TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2017, : 261 - 264
  • [6] An all-digital delay-locked loop for DDR SDRAM controller applications
    Chung, Ching-Che
    Chen, Pao-Lung
    Lee, Chen-Yi
    [J]. 2006 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2006, : 199 - +
  • [7] Design of a Low-Power Linear SAR-Based All-Digital Delay-Locked Loop
    Quchani, Mohammadreza Esmaeilpour
    Maymandi-Nejad, Mohammad
    [J]. 2019 27TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE 2019), 2019, : 118 - 124
  • [8] An all-digital delay-locked loop using a new LPF state machine
    Wang, Zhijun
    Liang, Liping
    Wang, Xingjun
    [J]. 2006 INTERNATIONAL SYMPOSIUM ON COMMUNICATIONS AND INFORMATION TECHNOLOGIES,VOLS 1-3, 2006, : 813 - +
  • [9] A fast-locking all-digital delay-locked loop for phase/delay generation in an FPGA
    Chen Zhujia
    Yang Haigang
    Liu Fei
    Wang Yu
    [J]. JOURNAL OF SEMICONDUCTORS, 2011, 32 (10)
  • [10] A fast-locking all-digital delay-locked loop for phase/delay generation in an FPGA
    陈柱佳
    杨海钢
    刘飞
    王瑜
    [J]. Journal of Semiconductors, 2011, (10) : 139 - 146