共 50 条
- [1] PLD Implementation of All-digital Delay-Locked Loop [J]. PROCEEDINGS ELMAR-2008, VOLS 1 AND 2, 2008, : 249 - 252
- [3] A 0.1-1.5 GHz All-Digital Phase Inversion Delay-Locked Loop [J]. PROCEEDINGS OF THE 2013 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2013, : 341 - 344
- [4] A Multiphase All-Digital Delay-Locked Loop with Reuse SAR [J]. PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS), 2010, : 939 - 942
- [5] An all-digital delay-locked loop for DDR SDRAM controller applications [J]. 2006 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2006, : 199 - +
- [6] A 600 kHz to 1.2 GHz all-digital delay-locked loop in 65 nm CMOS technology [J]. IEICE ELECTRONICS EXPRESS, 2011, 8 (07): : 518 - 524
- [7] An all-digital delay-locked loop using a new LPF state machine [J]. 2006 INTERNATIONAL SYMPOSIUM ON COMMUNICATIONS AND INFORMATION TECHNOLOGIES,VOLS 1-3, 2006, : 813 - +