A 0.15 to 2.2 GHz All-Digital Delay-Locked Loop

被引:0
|
作者
Park, Dongjun [1 ]
Park, Geontae [1 ]
Kim, Jongsun [1 ]
机构
[1] Hongik Univ, Elect & Elect Engn, Seoul, South Korea
关键词
delay-locked loop; DLL; deskew; DRAM; DLL;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A new harmonic-free, fast-locking, all-digital delay-locked loop (DLL) that uses a lock-in pre-search (LPS) algorithm is presented. By adopting a new LPS algorithm that changes the propagation delay of the coarse delay line (CDL) with five delay steps, the DLL is able to find the approximate locking point before the normal operation. The DLL then performs a binary search and a sequential search to achieve fast locking without the harmonic lock problem. Fabricated in a 0.13-mu m CMOS process, the simple digital DLL architecture achieves a wide frequency range of 0.15-to-2.2 GHz and a measured peak-to-peak clock jitter of 7 ps at 2.2 GHz. It achieves a maximum locking time of only 52 clock cycles, consumes 3.1 mW at 1 GHz from a 1.2 V supply, and occupies an active area of 0.046 mm(2).
引用
收藏
页码:261 / 264
页数:4
相关论文
共 50 条
  • [1] PLD Implementation of All-digital Delay-Locked Loop
    Matic, Tomislav
    Svedek, Tomislav
    Herceg, Marijan
    [J]. PROCEEDINGS ELMAR-2008, VOLS 1 AND 2, 2008, : 249 - 252
  • [2] A 2.5 GHz all-digital delay-locked loop in 0.13 μm CMOS technology
    Yang, Rong-Jyi
    Liu, Shen-Iuan
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (11) : 2338 - 2347
  • [3] A 0.1-1.5 GHz All-Digital Phase Inversion Delay-Locked Loop
    Han, Sangwoo
    Kim, Taejin
    Kim, Jongsun
    [J]. PROCEEDINGS OF THE 2013 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2013, : 341 - 344
  • [4] A Multiphase All-Digital Delay-Locked Loop with Reuse SAR
    Chen, Pao-Lung
    Wang, Tzu-Siang
    Ciou, Jyun-Han
    [J]. PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS), 2010, : 939 - 942
  • [5] An all-digital delay-locked loop for DDR SDRAM controller applications
    Chung, Ching-Che
    Chen, Pao-Lung
    Lee, Chen-Yi
    [J]. 2006 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2006, : 199 - +
  • [6] A 600 kHz to 1.2 GHz all-digital delay-locked loop in 65 nm CMOS technology
    Chung, Ching-Che
    Sheng, Duo
    Chang, Chia-Lin
    [J]. IEICE ELECTRONICS EXPRESS, 2011, 8 (07): : 518 - 524
  • [7] An all-digital delay-locked loop using a new LPF state machine
    Wang, Zhijun
    Liang, Liping
    Wang, Xingjun
    [J]. 2006 INTERNATIONAL SYMPOSIUM ON COMMUNICATIONS AND INFORMATION TECHNOLOGIES,VOLS 1-3, 2006, : 813 - +
  • [8] All-digital delay-locked loop/pulsewidth-control loop with adjustable duty cycles
    Wang, You-Jen
    Kao, Shao-Ku
    Liu, Shen-Iuan
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (06) : 1262 - 1274
  • [9] A fast-locking all-digital delay-locked loop for phase/delay generation in an FPGA
    Chen Zhujia
    Yang Haigang
    Liu Fei
    Wang Yu
    [J]. JOURNAL OF SEMICONDUCTORS, 2011, 32 (10)
  • [10] A fast-locking all-digital delay-locked loop for phase/delay generation in an FPGA
    陈柱佳
    杨海钢
    刘飞
    王瑜
    [J]. Journal of Semiconductors, 2011, (10) : 139 - 146