All-digital delay-locked loop/pulsewidth-control loop with adjustable duty cycles

被引:26
|
作者
Wang, You-Jen [1 ]
Kao, Shao-Ku
Liu, Shen-Iuan
机构
[1] Natl Taiwan Univ, Grad Inst Elect Engn, Taipei 10617, Taiwan
[2] Natl Taiwan Univ, Dept Elect Engn, Taipei 10617, Taiwan
关键词
delay-locked loop (DLL); duty cycle and time-to-digital conversion; pulsewidth control loop;
D O I
10.1109/JSSC.2006.874326
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An all-digital delay-locked loop (DLL) and an all-digital pulsewidth-control loop (PWCL) with adjustable duty cycles are presented. For the DLL, by using the flash time-to-digital conversion, both the phase alignment and the duty cycle of the output clock are assured in 10 cycles. For the PWCL, the sequential time-to-digital conversion is adopted to reduce the required D-flip-flops and lock within 28 cycles. For both of the proposed circuits, the requirement of the input clock with 50 v duty cycle is eliminated. The proposed circuits have been fabricated in a 0.35-Mm CMOS process. The proposed DLL generates the output clock with the duty cycle of 25%, 50% and 75%, and the operation frequency range is from 140 to 260 MHz. For the proposed PWCL, the duty cycle is adjusted from 30% to 70% in steps of 10%. The operation frequency range is from 400 to 600 MHz.
引用
收藏
页码:1262 / 1274
页数:13
相关论文
共 50 条
  • [1] An all-digital reused-SAR delay-locked loop with adjustable duty cycle
    Lin, Wei-Ming
    Liu, Shen-Luan
    [J]. 2007 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 312 - +
  • [2] PLD Implementation of All-digital Delay-Locked Loop
    Matic, Tomislav
    Svedek, Tomislav
    Herceg, Marijan
    [J]. PROCEEDINGS ELMAR-2008, VOLS 1 AND 2, 2008, : 249 - 252
  • [3] A Multiphase All-Digital Delay-Locked Loop with Reuse SAR
    Chen, Pao-Lung
    Wang, Tzu-Siang
    Ciou, Jyun-Han
    [J]. PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS), 2010, : 939 - 942
  • [4] A 0.15 to 2.2 GHz All-Digital Delay-Locked Loop
    Park, Dongjun
    Park, Geontae
    Kim, Jongsun
    [J]. 2017 IEEE 15TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2017, : 261 - 264
  • [5] An all-digital pulsewidth control loop
    Wang, YM
    Hu, CF
    Chen, YJ
    Wang, JS
    [J]. 2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 1258 - 1261
  • [6] An all-digital delay-locked loop for DDR SDRAM controller applications
    Chung, Ching-Che
    Chen, Pao-Lung
    Lee, Chen-Yi
    [J]. 2006 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2006, : 199 - +
  • [7] A fast-locked all-digital delay-locked loop with non-50% input duty cycle
    Kao, Shao-Ku
    Chen, Bo-Jiun
    Liu, Shen-Luan
    [J]. EDSSC: 2007 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, VOLS 1 AND 2, PROCEEDINGS, 2007, : 1125 - 1128
  • [8] An all-digital delay-locked loop using a new LPF state machine
    Wang, Zhijun
    Liang, Liping
    Wang, Xingjun
    [J]. 2006 INTERNATIONAL SYMPOSIUM ON COMMUNICATIONS AND INFORMATION TECHNOLOGIES,VOLS 1-3, 2006, : 813 - +
  • [9] A single-path pulsewidth control loop with a built-in delay-locked loop
    Han, SR
    Liu, SI
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (05) : 1130 - 1135
  • [10] A fast-locking all-digital delay-locked loop for phase/delay generation in an FPGA
    Chen Zhujia
    Yang Haigang
    Liu Fei
    Wang Yu
    [J]. JOURNAL OF SEMICONDUCTORS, 2011, 32 (10)