All-digital delay-locked loop/pulsewidth-control loop with adjustable duty cycles

被引:26
|
作者
Wang, You-Jen [1 ]
Kao, Shao-Ku
Liu, Shen-Iuan
机构
[1] Natl Taiwan Univ, Grad Inst Elect Engn, Taipei 10617, Taiwan
[2] Natl Taiwan Univ, Dept Elect Engn, Taipei 10617, Taiwan
关键词
delay-locked loop (DLL); duty cycle and time-to-digital conversion; pulsewidth control loop;
D O I
10.1109/JSSC.2006.874326
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An all-digital delay-locked loop (DLL) and an all-digital pulsewidth-control loop (PWCL) with adjustable duty cycles are presented. For the DLL, by using the flash time-to-digital conversion, both the phase alignment and the duty cycle of the output clock are assured in 10 cycles. For the PWCL, the sequential time-to-digital conversion is adopted to reduce the required D-flip-flops and lock within 28 cycles. For both of the proposed circuits, the requirement of the input clock with 50 v duty cycle is eliminated. The proposed circuits have been fabricated in a 0.35-Mm CMOS process. The proposed DLL generates the output clock with the duty cycle of 25%, 50% and 75%, and the operation frequency range is from 140 to 260 MHz. For the proposed PWCL, the duty cycle is adjusted from 30% to 70% in steps of 10%. The operation frequency range is from 400 to 600 MHz.
引用
收藏
页码:1262 / 1274
页数:13
相关论文
共 50 条
  • [31] A Duty-Cycle-Distortion-Tolerant Half-Delay-Line Low-Power Fast-Lock-in All-Digital Delay-Locked Loop
    Wang, Jinn-Shyan
    Cheng, Chun-Yuan
    Liu, Je-Ching
    Liu, Yu-Chia
    Wang, Yi-Ming
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (05) : 1036 - 1047
  • [32] A Wide Range All-Digital Delay Locked Loop for Video Applications
    Pasha, Muhammad Touqir
    Shah, Yasir Ali
    Wikner, Jacob
    [J]. 2015 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN (ECCTD), 2015, : 372 - 375
  • [33] All Digital Time-To-Digital Converter Using Single Delay-Locked Loop
    Huang, Hong-Yi
    Tsai, Yi-Jui
    Ho, Kung-Liang
    Lin, Chan-Yu
    [J]. IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2008, : 341 - 344
  • [34] A low power 100MHz all digital delay-locked loop
    Kim, BS
    Kim, LS
    [J]. ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 1820 - 1823
  • [35] Resynchronising delay-locked loop
    Wilde, A
    [J]. ELECTRONICS LETTERS, 1996, 32 (13) : 1172 - 1173
  • [36] The Generalized Delay-Locked Loop
    Wilde A.
    [J]. Wireless Personal Communications, 1998, 8 (2) : 113 - 130
  • [37] A Wide-Range All-Digital Delay-Locked Loop Using Fast-Lock Variable SAR Algorithm
    Chen, Wei-Cheng
    Yang, Rong-Jyi
    Yao, Chia-Yu
    Chen, Chao-Chyun
    [J]. IEEE INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATIONS SYSTEMS (ISPACS 2012), 2012,
  • [38] An all-digital delay-locked loop for 3-D ICs die-to-die clock deskew applications
    Chung, Ching-Che
    Hou, Chi-Yu
    [J]. MICROELECTRONICS JOURNAL, 2017, 70 : 63 - 71
  • [39] A 5.2mW all-digital fast-lock self-calibrated multiphase delay-locked loop
    Chuang, Li-Pu
    Chang, Ming-Hung
    Huang, Po-Tsang
    Kan, Chih-Hao
    Hwang, Wei
    [J]. PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 3342 - +
  • [40] A Wide-Range, Low-Power, All-Digital Delay-Locked Loop With Cyclic Half-Delay-Line Architecture
    Wang, Jinn-Shyan
    Cheng, Chun-Yuan
    Chou, Pei-Yuan
    Yang, Tzu-Yi
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2015, 50 (11) : 2635 - 2644