A Wide-Range, Low-Power, All-Digital Delay-Locked Loop With Cyclic Half-Delay-Line Architecture

被引:11
|
作者
Wang, Jinn-Shyan [1 ,2 ]
Cheng, Chun-Yuan [1 ,2 ,3 ,4 ]
Chou, Pei-Yuan [1 ,2 ]
Yang, Tzu-Yi [4 ]
机构
[1] Natl Chung Cheng Univ, Dept Elect Engn, Chiayi 60859, Taiwan
[2] Natl Chung Cheng Univ, SoC Res Ctr, Chiayi 60859, Taiwan
[3] Natl Chung Cheng Univ, AIMHI Res Ctr, Chiayi 60859, Taiwan
[4] Ind Technol Res Inst, Hsinchu 300, Taiwan
关键词
All-digital delay-locked loop (ADDLL); cyclic half-delay-line architecture; low power; small area; wide range; 2b-per-stage asynchronous binary search circuit (2b-ABS); DLL; LATENCY;
D O I
10.1109/JSSC.2015.2466443
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 3 MHz-to-1.8 GHz, 94 mu W-to-9.5 mW, all-digital delay-locked loop (ADDLL) using 65-nm CMOS technology is presented. In this paper, a cyclic half-delay-line architecture that uses the same type of delay lines for cyclic delay determination and coarse locking is proposed and used to achieve the design goals of small footprint and fast locking for a large operating frequency range. In addition, a new delay structure is developed for the cyclic delay units and coarse delay line. In addition to clock gating, which is used to reduce power consumption in the lock-in state regardless of the clock frequency, the automatic bypassing of the cyclic operation is developed and used to reduce power consumption during high-frequency operation. Through the use of proposed techniques, the active area is reduced to only 0.0153 mm(2), and the operating frequency range is from 3 MHz to 1.8 GHz. The measurement results show that the proposed ADDLL achieves a peak-to-peak jitter of 3 ps with 9.5 mW power consumption when operated at 1.8 GHz.
引用
收藏
页码:2635 / 2644
页数:10
相关论文
共 50 条
  • [1] A Duty-Cycle-Distortion-Tolerant Half-Delay-Line Low-Power Fast-Lock-in All-Digital Delay-Locked Loop
    Wang, Jinn-Shyan
    Cheng, Chun-Yuan
    Liu, Je-Ching
    Liu, Yu-Chia
    Wang, Yi-Ming
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (05) : 1036 - 1047
  • [2] A Wide-Range All-Digital Delay-Locked Loop in 65nm CMOS Technology
    Chung, Ching-Che
    Chang, Chia-Lin
    [J]. 2010 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AUTOMATION AND TEST (VLSI-DAT), 2010, : 66 - 69
  • [3] A Wide-Range All-Digital Delay-Locked Loop for DDR1-DDR5 Applications
    Tsai, Chih-Wei
    Chiu, Yu-Ting
    Tu, Yo-Hao
    Cheng, Kuo-Hsing
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2021, 29 (10) : 1720 - 1729
  • [4] A wide-range and fast-locking all-digital cycle-controlled delay-locked loop
    Chang, HH
    Liu, SI
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (03) : 661 - 670
  • [5] A 0.6 V Low-Power Wide-Range Delay-Locked Loop in 0.18 μm CMOS
    Lu, Chung-Ting
    Hsieh, Hsieh-Hung
    Lu, Liang-Hung
    [J]. IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2009, 19 (10) : 662 - 664
  • [6] Low-power and wide-band delay-locked loop with switching delay line
    Rezaeian, Adel
    Ardeshir, Gholamreza
    Gholami, Mohammad
    [J]. INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2018, 46 (12) : 2189 - 2201
  • [7] Design of a Low-Power Linear SAR-Based All-Digital Delay-Locked Loop
    Quchani, Mohammadreza Esmaeilpour
    Maymandi-Nejad, Mohammad
    [J]. 2019 27TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE 2019), 2019, : 118 - 124
  • [8] A Wide-Range All-Digital Delay-Locked Loop Using Fast-Lock Variable SAR Algorithm
    Chen, Wei-Cheng
    Yang, Rong-Jyi
    Yao, Chia-Yu
    Chen, Chao-Chyun
    [J]. IEEE INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATIONS SYSTEMS (ISPACS 2012), 2012,
  • [9] A Wide-Range and Harmonic-Free SAR All-Digital Delay Locked Loop
    Kuo, Ko-Chi
    Li, Sz-Hsien
    [J]. 2015 15TH INTERNATIONAL SYMPOSIUM ON COMMUNICATIONS AND INFORMATION TECHNOLOGIES (ISCIT), 2015, : 197 - 200
  • [10] PLD Implementation of All-digital Delay-Locked Loop
    Matic, Tomislav
    Svedek, Tomislav
    Herceg, Marijan
    [J]. PROCEEDINGS ELMAR-2008, VOLS 1 AND 2, 2008, : 249 - 252