All-digital delay-locked loop/pulsewidth-control loop with adjustable duty cycles

被引:26
|
作者
Wang, You-Jen [1 ]
Kao, Shao-Ku
Liu, Shen-Iuan
机构
[1] Natl Taiwan Univ, Grad Inst Elect Engn, Taipei 10617, Taiwan
[2] Natl Taiwan Univ, Dept Elect Engn, Taipei 10617, Taiwan
关键词
delay-locked loop (DLL); duty cycle and time-to-digital conversion; pulsewidth control loop;
D O I
10.1109/JSSC.2006.874326
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An all-digital delay-locked loop (DLL) and an all-digital pulsewidth-control loop (PWCL) with adjustable duty cycles are presented. For the DLL, by using the flash time-to-digital conversion, both the phase alignment and the duty cycle of the output clock are assured in 10 cycles. For the PWCL, the sequential time-to-digital conversion is adopted to reduce the required D-flip-flops and lock within 28 cycles. For both of the proposed circuits, the requirement of the input clock with 50 v duty cycle is eliminated. The proposed circuits have been fabricated in a 0.35-Mm CMOS process. The proposed DLL generates the output clock with the duty cycle of 25%, 50% and 75%, and the operation frequency range is from 140 to 260 MHz. For the proposed PWCL, the duty cycle is adjusted from 30% to 70% in steps of 10%. The operation frequency range is from 400 to 600 MHz.
引用
收藏
页码:1262 / 1274
页数:13
相关论文
共 50 条
  • [21] Delay-Line Based Fast-Locking All-Digital Pulsewidth-Control Circuit with Programmable Duty Cycle
    Su, Jun-Ren
    Liao, Te-Wen
    Hung, Chung-Chih
    [J]. 2012 IEEE ASIAN SOLID STATE CIRCUITS CONFERENCE (A-SSCC), 2012, : 305 - 308
  • [22] A Wide-Range All-Digital Delay-Locked Loop in 65nm CMOS Technology
    Chung, Ching-Che
    Chang, Chia-Lin
    [J]. 2010 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AUTOMATION AND TEST (VLSI-DAT), 2010, : 66 - 69
  • [23] Design of a Low-Power Linear SAR-Based All-Digital Delay-Locked Loop
    Quchani, Mohammadreza Esmaeilpour
    Maymandi-Nejad, Mohammad
    [J]. 2019 27TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE 2019), 2019, : 118 - 124
  • [24] Hybrid DPWM with digital delay-locked loop
    Yousefzadeh, Vahid
    Takayama, Toru
    Maksimovic, Dragan
    [J]. PROCEEDINGS OF THE 2006 IEEE WORKSHOP ON COMPUTERS IN POWER ELECTRONICS, 2006, : 142 - +
  • [25] A Delay-Locked Loop with Digital Background Calibration
    Lin, Wei-Ming
    Teng, Kuang-Fu
    Liu, Shen-Iuan
    [J]. 2009 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2009, : 317 - 320
  • [26] A 600 kHz to 1.2 GHz all-digital delay-locked loop in 65 nm CMOS technology
    Chung, Ching-Che
    Sheng, Duo
    Chang, Chia-Lin
    [J]. IEICE ELECTRONICS EXPRESS, 2011, 8 (07): : 518 - 524
  • [27] All-Digital Delay-Locked Loop for 3D-IC Die-to-Die Clock Synchronization
    Chung, Ching-Che
    Hou, Chi-Yu
    [J]. 2014 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2014,
  • [28] A Wide-Range All-Digital Delay-Locked Loop for DDR1-DDR5 Applications
    Tsai, Chih-Wei
    Chiu, Yu-Ting
    Tu, Yo-Hao
    Cheng, Kuo-Hsing
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2021, 29 (10) : 1720 - 1729
  • [29] All digital pulsewidth control loop
    Huang, Hong-Yi
    Jan, Shiun-Dian
    Pu, Ruei-Iun
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 2013, 100 (03) : 337 - 354
  • [30] A wide-range and fast-locking all-digital cycle-controlled delay-locked loop
    Chang, HH
    Liu, SI
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (03) : 661 - 670