An all-digital reused-SAR delay-locked loop with adjustable duty cycle

被引:1
|
作者
Lin, Wei-Ming [1 ]
Liu, Shen-Luan [1 ]
机构
[1] Natl Taiwan Univ, Grad Inst Elect Engn, Dept Elect Engn, Taipei 10617, Taiwan
关键词
D O I
10.1109/ASSCC.2007.4425693
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An all-digital delay-locked loop (DLL) with multiple outputs and adjustable duty cycle is presented by using the reused successive approximation register (SAR). This DLL provides the multiple synchronous clocks with independently adjustable duty cycles. The proposed reused SAR is similar to a conventional SAR, but it saves a lot of area. The clock duty cycle is adjusted by a 5-bit coarse code and a 2-bit fine code shared each other. This DLL has been fabricated in a CMOS 0.18 mu m technology. The measured input frequency is from 300MHz to 800MHz. The measured peak-to-peak jitter is 9.78ps at 800MHz. The power consumption of this DLL with one output clock is 2.7mW at 800MHz. The maximum duty cycle variation at 300MHz is less than 1%. The area of this DLL is 0.054mm(2).
引用
收藏
页码:312 / +
页数:2
相关论文
共 50 条
  • [31] Hybrid DPWM with digital delay-locked loop
    Yousefzadeh, Vahid
    Takayama, Toru
    Maksimovic, Dragan
    [J]. PROCEEDINGS OF THE 2006 IEEE WORKSHOP ON COMPUTERS IN POWER ELECTRONICS, 2006, : 142 - +
  • [32] All Digital Time-To-Digital Converter Using Single Delay-Locked Loop
    Huang, Hong-Yi
    Tsai, Yi-Jui
    Ho, Kung-Liang
    Lin, Chan-Yu
    [J]. IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2008, : 341 - 344
  • [33] An all-digital delay-locked loop for 3-D ICs die-to-die clock deskew applications
    Chung, Ching-Che
    Hou, Chi-Yu
    [J]. MICROELECTRONICS JOURNAL, 2017, 70 : 63 - 71
  • [34] A Wide Range All-Digital Delay Locked Loop for Video Applications
    Pasha, Muhammad Touqir
    Shah, Yasir Ali
    Wikner, Jacob
    [J]. 2015 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN (ECCTD), 2015, : 372 - 375
  • [35] A 5.2mW all-digital fast-lock self-calibrated multiphase delay-locked loop
    Chuang, Li-Pu
    Chang, Ming-Hung
    Huang, Po-Tsang
    Kan, Chih-Hao
    Hwang, Wei
    [J]. PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 3342 - +
  • [36] A Wide-Range, Low-Power, All-Digital Delay-Locked Loop With Cyclic Half-Delay-Line Architecture
    Wang, Jinn-Shyan
    Cheng, Chun-Yuan
    Chou, Pei-Yuan
    Yang, Tzu-Yi
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2015, 50 (11) : 2635 - 2644
  • [37] A low power 100MHz all digital delay-locked loop
    Kim, BS
    Kim, LS
    [J]. ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 1820 - 1823
  • [38] An all-digital duty cycle corrector
    Chen, Bo-Jiun
    Kao, Shao-Ku
    Liu, Shen-luan
    [J]. 2006 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2006, : 195 - +
  • [39] All-digital fast-locked synchronous duty-cycle corrector
    Kao, Shao-Ku
    Liu, Shen-Iuan
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2006, 53 (12) : 1363 - 1367
  • [40] An All-digital Delay-locked Loop using a Lock-in Pre-search Algorithm for High-speed DRAMs
    Kim, Jongsun
    [J]. JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2017, 17 (06) : 825 - 831