An all-digital reused-SAR delay-locked loop with adjustable duty cycle

被引:1
|
作者
Lin, Wei-Ming [1 ]
Liu, Shen-Luan [1 ]
机构
[1] Natl Taiwan Univ, Grad Inst Elect Engn, Dept Elect Engn, Taipei 10617, Taiwan
关键词
D O I
10.1109/ASSCC.2007.4425693
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An all-digital delay-locked loop (DLL) with multiple outputs and adjustable duty cycle is presented by using the reused successive approximation register (SAR). This DLL provides the multiple synchronous clocks with independently adjustable duty cycles. The proposed reused SAR is similar to a conventional SAR, but it saves a lot of area. The clock duty cycle is adjusted by a 5-bit coarse code and a 2-bit fine code shared each other. This DLL has been fabricated in a CMOS 0.18 mu m technology. The measured input frequency is from 300MHz to 800MHz. The measured peak-to-peak jitter is 9.78ps at 800MHz. The power consumption of this DLL with one output clock is 2.7mW at 800MHz. The maximum duty cycle variation at 300MHz is less than 1%. The area of this DLL is 0.054mm(2).
引用
收藏
页码:312 / +
页数:2
相关论文
共 50 条
  • [21] A low jitter delay-locked loop with a realignment duty cycle corrector
    Li, L
    Chen, JHM
    Chang, RCH
    [J]. IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2005, : 75 - 76
  • [22] All-Digital Fast-Locking Delay-Locked Loop Using a Cyclic-Locking Loop for DRAM
    Jung, Dong-Hoon
    An, Young-Jae
    Ryu, Kyungho
    Park, Jung-Hyun
    Jung, Seong-Ook
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2015, 62 (11) : 1023 - 1027
  • [23] A Wide-Range All-Digital Delay-Locked Loop in 65nm CMOS Technology
    Chung, Ching-Che
    Chang, Chia-Lin
    [J]. 2010 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AUTOMATION AND TEST (VLSI-DAT), 2010, : 66 - 69
  • [24] A Fast-Locking Wide-Range All-Digital Delay-Locked loop with a Starting SAR-Bit Prediction Mechanism
    Yao, Chia-Yu
    Ho, Yung-Hsiang
    [J]. 2013 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), 2013,
  • [25] A Fast-Locking Wide-Range All-Digital Delay-Locked loop with a Starting SAR-Bit Prediction Mechanism
    Yao, Chia-Yu
    Ho, Yung-Hsiang
    [J]. 2013 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), 2013,
  • [26] A 600 kHz to 1.2 GHz all-digital delay-locked loop in 65 nm CMOS technology
    Chung, Ching-Che
    Sheng, Duo
    Chang, Chia-Lin
    [J]. IEICE ELECTRONICS EXPRESS, 2011, 8 (07): : 518 - 524
  • [27] A Wide-Range and Harmonic-Free SAR All-Digital Delay Locked Loop
    Kuo, Ko-Chi
    Li, Sz-Hsien
    [J]. 2015 15TH INTERNATIONAL SYMPOSIUM ON COMMUNICATIONS AND INFORMATION TECHNOLOGIES (ISCIT), 2015, : 197 - 200
  • [28] All-Digital Delay-Locked Loop for 3D-IC Die-to-Die Clock Synchronization
    Chung, Ching-Che
    Hou, Chi-Yu
    [J]. 2014 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2014,
  • [29] A Wide-Range All-Digital Delay-Locked Loop for DDR1-DDR5 Applications
    Tsai, Chih-Wei
    Chiu, Yu-Ting
    Tu, Yo-Hao
    Cheng, Kuo-Hsing
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2021, 29 (10) : 1720 - 1729
  • [30] A Delay-Locked Loop with Digital Background Calibration
    Lin, Wei-Ming
    Teng, Kuang-Fu
    Liu, Shen-Iuan
    [J]. 2009 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2009, : 317 - 320