共 50 条
- [21] A low jitter delay-locked loop with a realignment duty cycle corrector [J]. IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2005, : 75 - 76
- [23] A Wide-Range All-Digital Delay-Locked Loop in 65nm CMOS Technology [J]. 2010 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AUTOMATION AND TEST (VLSI-DAT), 2010, : 66 - 69
- [24] A Fast-Locking Wide-Range All-Digital Delay-Locked loop with a Starting SAR-Bit Prediction Mechanism [J]. 2013 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), 2013,
- [25] A Fast-Locking Wide-Range All-Digital Delay-Locked loop with a Starting SAR-Bit Prediction Mechanism [J]. 2013 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), 2013,
- [26] A 600 kHz to 1.2 GHz all-digital delay-locked loop in 65 nm CMOS technology [J]. IEICE ELECTRONICS EXPRESS, 2011, 8 (07): : 518 - 524
- [27] A Wide-Range and Harmonic-Free SAR All-Digital Delay Locked Loop [J]. 2015 15TH INTERNATIONAL SYMPOSIUM ON COMMUNICATIONS AND INFORMATION TECHNOLOGIES (ISCIT), 2015, : 197 - 200
- [28] All-Digital Delay-Locked Loop for 3D-IC Die-to-Die Clock Synchronization [J]. 2014 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2014,
- [30] A Delay-Locked Loop with Digital Background Calibration [J]. 2009 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2009, : 317 - 320