A Duty-Cycle-Distortion-Tolerant Half-Delay-Line Low-Power Fast-Lock-in All-Digital Delay-Locked Loop

被引:24
|
作者
Wang, Jinn-Shyan [1 ,2 ]
Cheng, Chun-Yuan [1 ,2 ]
Liu, Je-Ching [1 ]
Liu, Yu-Chia [3 ]
Wang, Yi-Ming [4 ]
机构
[1] Natl Chung Cheng Univ, Dept Elect Engn, Chiayi, Taiwan
[2] Natl Chung Cheng Univ, SOC Res Ctr, Chiayi, Taiwan
[3] Phison Elect Corp, Miaoli, Taiwan
[4] Chi Nan Univ, Dept Elect Engn, Puli, Taiwan
关键词
ADDLL; duty-cycle; fast lock-in; jitter; low-power;
D O I
10.1109/JSSC.2010.2047994
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents the design of a new ADDLL for clock synchronization in a SoC, regardless if the clock duty cycle is seriously distorted from 50%. A half-delay-line circuit and an improved successive-approximation-register controller are developed on top of the coarse-fine architecture for fast lock-in, high duty-cycle-distortion tolerant, and low power. Difference-type circuits and the design techniques for reducing the number of active delay cells and suppressing the dithering effect are developed for low jitter. Measurement results show that when operated at 1.0 V, the 55 nm ADDLL has a maximal frequency of 850 MHz with 1.19 mu W/MHz power index, 2 ps p-p jitter, and 6 lock-in cycles. The minimal operation frequency is 200 MHz and 60 MHz when the input duty cycle is 50% and 85%, respectively.
引用
收藏
页码:1036 / 1047
页数:12
相关论文
共 50 条
  • [21] A low-power half-delay-line fast skew-compensation circuit
    Wang, YM
    Wang, JS
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (06) : 906 - 918
  • [22] A low power 100MHz all digital delay-locked loop
    Kim, BS
    Kim, LS
    [J]. ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 1820 - 1823
  • [23] A low jitter delay-locked loop with a realignment duty cycle corrector
    Li, L
    Chen, JHM
    Chang, RCH
    [J]. IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2005, : 75 - 76
  • [24] An all-digital delay-locked loop using a new LPF state machine
    Wang, Zhijun
    Liang, Liping
    Wang, Xingjun
    [J]. 2006 INTERNATIONAL SYMPOSIUM ON COMMUNICATIONS AND INFORMATION TECHNOLOGIES,VOLS 1-3, 2006, : 813 - +
  • [25] All-Digital Fast-Locking Delay-Locked Loop Using a Cyclic-Locking Loop for DRAM
    Jung, Dong-Hoon
    An, Young-Jae
    Ryu, Kyungho
    Park, Jung-Hyun
    Jung, Seong-Ook
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2015, 62 (11) : 1023 - 1027
  • [26] A Fast-Lock-in Wide-Range Harmonic-Free All-Digital DLL with a Complementary Delay Line
    Chen, Shuai
    Li, Hao
    Jia, Kai
    Wang, Yue
    Shi, Xiaobing
    Zhang, Feng
    [J]. 2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 1803 - 1806
  • [27] Designing a SAR-Based All-Digital Delay-Locked Loop With Constant Acquisition Cycles Using a Resettable Delay Line
    Yao, Chia-Yu
    Ho, Yung-Hsiang
    Chiu, Yi-Yao
    Yang, Rong-Jyi
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (03) : 567 - 574
  • [28] An All-Digital Delay-Locked Loop for High-Speed Memory Interface Applications
    Chen, Shih-Lun
    Ho, Ming-Jing
    Sun, Yu-Ming
    Lin, Maung Wai
    Lai, Jung-Chin
    [J]. 2014 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2014,
  • [29] A 2.5 GHz all-digital delay-locked loop in 0.13 μm CMOS technology
    Yang, Rong-Jyi
    Liu, Shen-Iuan
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (11) : 2338 - 2347
  • [30] A 0.1-1.5 GHz All-Digital Phase Inversion Delay-Locked Loop
    Han, Sangwoo
    Kim, Taejin
    Kim, Jongsun
    [J]. PROCEEDINGS OF THE 2013 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2013, : 341 - 344