共 50 条
- [22] A low power 100MHz all digital delay-locked loop [J]. ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 1820 - 1823
- [23] A low jitter delay-locked loop with a realignment duty cycle corrector [J]. IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2005, : 75 - 76
- [24] An all-digital delay-locked loop using a new LPF state machine [J]. 2006 INTERNATIONAL SYMPOSIUM ON COMMUNICATIONS AND INFORMATION TECHNOLOGIES,VOLS 1-3, 2006, : 813 - +
- [26] A Fast-Lock-in Wide-Range Harmonic-Free All-Digital DLL with a Complementary Delay Line [J]. 2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 1803 - 1806
- [28] An All-Digital Delay-Locked Loop for High-Speed Memory Interface Applications [J]. 2014 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2014,
- [30] A 0.1-1.5 GHz All-Digital Phase Inversion Delay-Locked Loop [J]. PROCEEDINGS OF THE 2013 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2013, : 341 - 344