An Efficient Design for Area-Efficient Truncated Adaptive Booth Multiplier for Signal Processing Applications

被引:2
|
作者
Radhakrishnan, S. [1 ]
Karn, Rakesh Kumar [2 ]
Nirmalraj, T. [3 ]
机构
[1] SASTRA Deemed Univ, Sch Elect & Elect, Thanjavur 613401, Tamil Nadu, India
[2] SASTRA Deemed Univ, Sch Elect & Elect Engn, Thanjavur, India
[3] SASTRA Deemed Univ, Thanjavur, India
关键词
Adaptive booth algorithm; significant bit; truncated; multiplier and partial product; LOW-POWER; ENERGY-EFFICIENT; SCHEME;
D O I
10.1142/S0218126621500377
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In digital signal processing (DSP), the most valuable elements of processing architecture are multiplier. The conventional partial products array is to create extra rows and columns. Generally, the fixed multiplication products are truncated to m bits. In this paper, we introduced an adaptive booth multiplier concept, which is based on truncated multiplication procedure. The extra partial product array is to create the complexities. In the higher order of partial product array, the deletion of LSB and the nongeneration of initial products are achieved. We added compensation bits at the appropriate retained bit position to minimize the error due to nongeneration and omission. Here, our proposed work is used to reduce the overhead and the complexity of partial product array. The proposed concept architecture is implemented in Verilog HDL software; also the design of RTL is manufactured. For experimental work, the bit multiplication of 8x8 with 8, 10, 12, 14 and 16 bits is used. The proposed method of truncated based adaptive booth encoding has shown the lower value results of area, delay and power consumption. The error performances are executed by various error normalizations. Finally, the proposed concept performance is checked with various state-of-art multiplier methodologies such as carry width multiplier, Vedic multiplier, voltage-mode multiplier and Wallace multiplier. In every bit value, the proposed booth encoding multiplier delivers better and optimal performance result.
引用
收藏
页数:23
相关论文
共 50 条
  • [41] In-Memory Area-Efficient Signal Streaming Processor Design for Binary Neural Networks
    Ando, Kota
    Ueyoshi, Kodai
    Hirose, Kazutoshi
    Orimo, Kentaro
    Takamaeda-Yamazaki, Shinya
    Ikebe, Masayuki
    Asai, Tetsuya
    Motomura, Masato
    Yonekawa, Haruyoshi
    Sato, Shimpei
    Nakahara, Hiroki
    [J]. 2017 IEEE 60TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2017, : 116 - 119
  • [42] An Efficient Booth Multiplier using Probabilistic Approach
    Pavan, Mukkamala Venkata Durga
    Ramesh, S. R.
    [J]. PROCEEDINGS OF THE 2018 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), 2018, : 365 - 368
  • [43] Low-Power and Area-Efficient Parallel Multiplier Design Using Two-Dimensional Bypassing
    Kumar, Pankaj
    Sharma, Rajender Kumar
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2017, 26 (02)
  • [44] Ultra-low Power and Area-efficient Hardware Accelerator for Adaptive Neural Signal Compression
    Ma, Qier
    Guo, Liyuan
    Zeinolabedin, Seyed Mohammad Ali
    Mayr, Christian
    [J]. 2021 IEEE BIOMEDICAL CIRCUITS AND SYSTEMS CONFERENCE (IEEE BIOCAS 2021), 2021,
  • [45] Design of an area-efficient multiplierless processing element for fast two dimensional image convolution
    Deepak, G.
    Mahesh, R.
    Sluzek, A.
    [J]. 2006 13TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3, 2006, : 467 - 470
  • [46] AREA-EFFICIENT DIGIT SERIAL-SERIAL TWO'S COMPLEMENT MULTIPLIER
    Elsayed, Essam
    El-Boghdadi, Hatem
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2014, 23 (07)
  • [47] Design of area-efficient IIR filter using FPPE
    Ramyarani, Nallathambi
    Subbiah, Veerana
    Deepa, Prabhakaran
    [J]. TURKISH JOURNAL OF ELECTRICAL ENGINEERING AND COMPUTER SCIENCES, 2019, 27 (03) : 2321 - 2330
  • [48] An Area Efficient Q-format Multiplier with High Performance for Digital Processing Applications
    Rao, Vaddempudi Koteswara
    Lavanya, Karnati
    [J]. 2015 IEEE ASIAN PACIFIC CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIMEASIA), 2015, : 137 - 141
  • [49] Area-efficient layout design for CMOS output transistors
    Ker, MD
    Wu, CY
    Wu, TS
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 1997, 44 (04) : 635 - 645
  • [50] Novel Shared Multiplier Scheduling Scheme for Area-Efficient FFT/IFFT Processors
    Kim, Eun Ji
    Lee, Jea Hack
    Sunwoo, Myung Hoon
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (09) : 1689 - 1699