An Area Efficient Q-format Multiplier with High Performance for Digital Processing Applications

被引:0
|
作者
Rao, Vaddempudi Koteswara [1 ,2 ]
Lavanya, Karnati [1 ]
机构
[1] QIS Inst Technol, Dept Elect & Commun Engn, Ongole, India
[2] Vignan Univ, Vadlamudi, India
关键词
Q-format: Booth encoding; Redundant binary adder; Xilinx; VHDL;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
There has always been a quest going on for improving the performance of the multiplier as it is the key component in determining the performance of the digital signal processor. The Q-format multiplier implemented with Urdhva Triyagbhyam sutra of Vedic mathematics proved to be faster and area efficient. Yet, a further quest for increasing the performance of the Q-format multiplier resulted in the outcome of this paper. This paper presents a novel method using Booth encoding towards generation of reduced number of partial products and redundant binary adder for adding these partial products for implementation of 64 bit Q-format signed multiplier which substantially improved the performance by 22.60%, area reduced by 19.20%. This method has also been implemented for 16 bit and 32 bit multipliers along with 64 bit Q-format signed multiplier using Booth encoding and RB addition in VHDL targeted towards Xilinx FPGA Virtex-7 and results compared with those obtained by using Vedic Urdhva Triyagbhyam Sutra with CLA and found to have significant improvement in performance.
引用
收藏
页码:137 / 141
页数:5
相关论文
共 50 条
  • [1] An Efficient Design for Area-Efficient Truncated Adaptive Booth Multiplier for Signal Processing Applications
    Radhakrishnan, S.
    Karn, Rakesh Kumar
    Nirmalraj, T.
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2021, 30 (03)
  • [2] Area-efficient multipliers for digital signal processing applications
    Kidambi, SS
    ElGuibaly, F
    Antoniou, A
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1996, 43 (02): : 90 - 95
  • [3] Area-efficient multipliers for digital signal processing applications
    Analog Devices Inc, Wilmington, United States
    [J]. IEEE Trans Circuits Syst II Analog Digital Signal Process, 2 (90-95):
  • [4] VLSI Implementation of Area-Efficient Truncated Modified Booth Multiplier for Signal Processing Applications
    Vijeyakumar, K. N.
    Sumathy, V.
    Elango, S.
    [J]. ARABIAN JOURNAL FOR SCIENCE AND ENGINEERING, 2014, 39 (11) : 7795 - 7806
  • [5] VLSI Implementation of Area-Efficient Truncated Modified Booth Multiplier for Signal Processing Applications
    K. N. Vijeyakumar
    V. Sumathy
    S. Elango
    [J]. Arabian Journal for Science and Engineering, 2014, 39 : 7795 - 7806
  • [6] Improved matrix multiplier design for high-speed digital signal processing applications
    Saha, Prabir
    Banerjee, Arindam
    Bhattacharyya, Partha
    Dandapat, Anup
    [J]. IET CIRCUITS DEVICES & SYSTEMS, 2014, 8 (01) : 27 - 37
  • [7] Area efficient high-performance time to digital converters
    Palani, Latha
    Rajagopal, Sivakumar
    Rao, Yeragudipati Venkata Ramana
    [J]. MICROPROCESSORS AND MICROSYSTEMS, 2020, 73
  • [8] Hardware Efficient Approximate Multiplier Architecture for Image Processing Applications
    Chandaka, Shravani
    Narayanam, Balaji
    [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2022, 38 (02): : 217 - 230
  • [9] Hardware Efficient Approximate Multiplier Architecture for Image Processing Applications
    Shravani Chandaka
    Balaji Narayanam
    [J]. Journal of Electronic Testing, 2022, 38 : 217 - 230
  • [10] Area–Energy–Error Optimized Faithful Multiplier for Digital Signal Processing
    Kalaiselvi Sundaram
    Vijeyakumar Krishnasamy Natarajan
    Nagarajan Shanmugam
    Kousalya Manoharan
    Ramya Ramasamy
    Sriram Kumar
    [J]. Circuits, Systems, and Signal Processing, 2021, 40 : 6224 - 6241