共 50 条
- [2] Area-efficient multipliers for digital signal processing applications [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1996, 43 (02): : 90 - 95
- [3] Area-efficient multipliers for digital signal processing applications [J]. IEEE Trans Circuits Syst II Analog Digital Signal Process, 2 (90-95):
- [5] VLSI Implementation of Area-Efficient Truncated Modified Booth Multiplier for Signal Processing Applications [J]. Arabian Journal for Science and Engineering, 2014, 39 : 7795 - 7806
- [8] Hardware Efficient Approximate Multiplier Architecture for Image Processing Applications [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2022, 38 (02): : 217 - 230
- [9] Hardware Efficient Approximate Multiplier Architecture for Image Processing Applications [J]. Journal of Electronic Testing, 2022, 38 : 217 - 230
- [10] Area–Energy–Error Optimized Faithful Multiplier for Digital Signal Processing [J]. Circuits, Systems, and Signal Processing, 2021, 40 : 6224 - 6241