An Area Efficient Q-format Multiplier with High Performance for Digital Processing Applications

被引:0
|
作者
Rao, Vaddempudi Koteswara [1 ,2 ]
Lavanya, Karnati [1 ]
机构
[1] QIS Inst Technol, Dept Elect & Commun Engn, Ongole, India
[2] Vignan Univ, Vadlamudi, India
关键词
Q-format: Booth encoding; Redundant binary adder; Xilinx; VHDL;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
There has always been a quest going on for improving the performance of the multiplier as it is the key component in determining the performance of the digital signal processor. The Q-format multiplier implemented with Urdhva Triyagbhyam sutra of Vedic mathematics proved to be faster and area efficient. Yet, a further quest for increasing the performance of the Q-format multiplier resulted in the outcome of this paper. This paper presents a novel method using Booth encoding towards generation of reduced number of partial products and redundant binary adder for adding these partial products for implementation of 64 bit Q-format signed multiplier which substantially improved the performance by 22.60%, area reduced by 19.20%. This method has also been implemented for 16 bit and 32 bit multipliers along with 64 bit Q-format signed multiplier using Booth encoding and RB addition in VHDL targeted towards Xilinx FPGA Virtex-7 and results compared with those obtained by using Vedic Urdhva Triyagbhyam Sutra with CLA and found to have significant improvement in performance.
引用
收藏
页码:137 / 141
页数:5
相关论文
共 50 条
  • [21] Area Efficient High Speed Approximate Multiplier with Carry Predictor
    Sunny, Anju
    Mathew, Binu K.
    Dhanusha, P. B.
    [J]. INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN ENGINEERING, SCIENCE AND TECHNOLOGY (ICETEST - 2015), 2016, 24 : 1170 - 1177
  • [22] Hardware-efficient approximate multiplier architectures for media processing applications
    Uppugunduru, Anil Kumar
    Ahmed, Syed Ershad
    [J]. CIRCUIT WORLD, 2022, 48 (02) : 223 - 232
  • [23] High-Performance and Energy-Efficient Approximate Multiplier for Error-Tolerant Applications
    Kim, Sunghyun
    Kim, Youngmin
    [J]. PROCEEDINGS INTERNATIONAL SOC DESIGN CONFERENCE 2017 (ISOCC 2017), 2017, : 278 - 279
  • [24] High Performance and Area Efficient Signed Baugh-Wooley Multiplier with Wallace Tree Using Compressors
    Abhilash, R.
    Dubey, Sanjay
    Chinnaaiah, M. C.
    [J]. 2015 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, SIGNALS, COMMUNICATION AND OPTIMIZATION (EESCO), 2015,
  • [25] A multiplier and squarer generator for high performance DSP applications
    Pihl, J
    Aas, EJ
    [J]. PROCEEDINGS OF THE 39TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I-III, 1996, : 109 - 112
  • [26] High performance finite field multiplier for cryptographic applications
    Lutz, J
    Hasan, MA
    [J]. ADVANCED SIGNAL PROCESSING ALGORITHMS, ARCHITECTURES, AND IMPLEMENTATIONS XIII, 2003, 5205 : 541 - 551
  • [27] Implementation of Efficient Multiplier for High Speed Applications Using FPGA
    Barakat, Mohamed
    Saad, Waleed
    Shokair, Mona
    [J]. PROCEEDINGS OF 2018 13TH INTERNATIONAL CONFERENCE ON COMPUTER ENGINEERING AND SYSTEMS (ICCES), 2018, : 211 - 214
  • [28] Computation Partitioning and Reuse for Power Efficient High Performance Digital Signal Processing
    Banerjee, Nilanjan
    Roy, Kaushik
    [J]. JOURNAL OF LOW POWER ELECTRONICS, 2007, 3 (03) : 254 - 270
  • [29] High-speed, area efficient VLSI architecture of Wallace-Tree multiplier for DSP-applications
    Mandloi, Aditya
    Agrawal, Shreshtha
    Sharma, Shrenee
    Shrivastava, Shruti
    [J]. 2017 IEEE INTERNATIONAL CONFERENCE ON INFORMATION, COMMUNICATION, INSTRUMENTATION AND CONTROL (ICICIC), 2017,
  • [30] Design and Performance Analysis of Rounding Approximate Multiplier for Signal Processing Applications
    Sravanthi, V. Naga
    Terlapu, Sudheer Kumar
    [J]. SMART INTELLIGENT COMPUTING AND APPLICATIONS, VOL 2, 2020, 160 : 395 - 403