共 50 条
- [21] Area Efficient High Speed Approximate Multiplier with Carry Predictor [J]. INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN ENGINEERING, SCIENCE AND TECHNOLOGY (ICETEST - 2015), 2016, 24 : 1170 - 1177
- [23] High-Performance and Energy-Efficient Approximate Multiplier for Error-Tolerant Applications [J]. PROCEEDINGS INTERNATIONAL SOC DESIGN CONFERENCE 2017 (ISOCC 2017), 2017, : 278 - 279
- [24] High Performance and Area Efficient Signed Baugh-Wooley Multiplier with Wallace Tree Using Compressors [J]. 2015 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, SIGNALS, COMMUNICATION AND OPTIMIZATION (EESCO), 2015,
- [25] A multiplier and squarer generator for high performance DSP applications [J]. PROCEEDINGS OF THE 39TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I-III, 1996, : 109 - 112
- [26] High performance finite field multiplier for cryptographic applications [J]. ADVANCED SIGNAL PROCESSING ALGORITHMS, ARCHITECTURES, AND IMPLEMENTATIONS XIII, 2003, 5205 : 541 - 551
- [27] Implementation of Efficient Multiplier for High Speed Applications Using FPGA [J]. PROCEEDINGS OF 2018 13TH INTERNATIONAL CONFERENCE ON COMPUTER ENGINEERING AND SYSTEMS (ICCES), 2018, : 211 - 214
- [29] High-speed, area efficient VLSI architecture of Wallace-Tree multiplier for DSP-applications [J]. 2017 IEEE INTERNATIONAL CONFERENCE ON INFORMATION, COMMUNICATION, INSTRUMENTATION AND CONTROL (ICICIC), 2017,
- [30] Design and Performance Analysis of Rounding Approximate Multiplier for Signal Processing Applications [J]. SMART INTELLIGENT COMPUTING AND APPLICATIONS, VOL 2, 2020, 160 : 395 - 403