An Area Efficient Q-format Multiplier with High Performance for Digital Processing Applications

被引:0
|
作者
Rao, Vaddempudi Koteswara [1 ,2 ]
Lavanya, Karnati [1 ]
机构
[1] QIS Inst Technol, Dept Elect & Commun Engn, Ongole, India
[2] Vignan Univ, Vadlamudi, India
关键词
Q-format: Booth encoding; Redundant binary adder; Xilinx; VHDL;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
There has always been a quest going on for improving the performance of the multiplier as it is the key component in determining the performance of the digital signal processor. The Q-format multiplier implemented with Urdhva Triyagbhyam sutra of Vedic mathematics proved to be faster and area efficient. Yet, a further quest for increasing the performance of the Q-format multiplier resulted in the outcome of this paper. This paper presents a novel method using Booth encoding towards generation of reduced number of partial products and redundant binary adder for adding these partial products for implementation of 64 bit Q-format signed multiplier which substantially improved the performance by 22.60%, area reduced by 19.20%. This method has also been implemented for 16 bit and 32 bit multipliers along with 64 bit Q-format signed multiplier using Booth encoding and RB addition in VHDL targeted towards Xilinx FPGA Virtex-7 and results compared with those obtained by using Vedic Urdhva Triyagbhyam Sutra with CLA and found to have significant improvement in performance.
引用
收藏
页码:137 / 141
页数:5
相关论文
共 50 条
  • [11] High speed energy efficient multiplier for signal processing
    Karthick, S.
    Kamalanathan, C.
    Sunita, P.
    Ananthakumaran, S.
    Prabhu, E.
    [J]. INTERNATIONAL JOURNAL OF ENGINEERING SYSTEMS MODELLING AND SIMULATION, 2021, 12 (04) : 221 - 229
  • [12] IMPLEMENTATION OF AREA EFFICIENT MULTIPLIER AND ADDER ARCHITECTURE IN DIGITAL FIR FILTER
    Srividya
    [J]. IIOAB JOURNAL, 2016, 7 (02) : 3 - 8
  • [13] Performance Evaluation of Wordlength Reduction Based Area and Power Efficient Approximate Multiplier for Mobile Multimedia Applications
    R. Ramya
    S. Moorthi
    [J]. Circuits, Systems, and Signal Processing, 2019, 38 : 5699 - 5716
  • [14] Performance Evaluation of Wordlength Reduction Based Area and Power Efficient Approximate Multiplier for Mobile Multimedia Applications
    Ramya, R.
    Moorthi, S.
    [J]. CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2019, 38 (12) : 5699 - 5716
  • [15] RoBA Multiplier: A Rounding-Based Approximate Multiplier for High-Speed yet Energy-Efficient Digital Signal Processing
    Zendegani, Reza
    Kamal, Mehdi
    Bahadori, Milad
    Afzali-Kusha, Ali
    Pedram, Massoud
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (02) : 393 - 401
  • [16] HIGH-SPEED MULTIPLIER FOR DIGITAL SIGNAL-PROCESSING
    BARUA, S
    [J]. OPTICAL ENGINEERING, 1991, 30 (12) : 1997 - 2002
  • [17] Digital signal processing applications in high-performance synthetic aperture radar processing
    Doerry, AW
    Dubbert, DF
    [J]. CONFERENCE RECORD OF THE THIRTY-SEVENTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, VOLS 1 AND 2, 2003, : 947 - 949
  • [18] High performance MCM-L package for digital processing applications
    Mosko, J
    [J]. 1997 INTERNATIONAL CONFERENCE ON MULTICHIP MODULES - PROCEEDINGS, 1997, : 59 - 63
  • [19] Energy Efficient Approximate Multiplier Design for Image/Video Processing Applications
    Krishna, L. Hemanth
    Rao, J. Bhaskara
    Ayesha, Sk
    Veeramachaneni, Sreehari
    Mahammad, Sk Noor
    [J]. 2021 IEEE INTERNATIONAL SYMPOSIUM ON SMART ELECTRONIC SYSTEMS (ISES 2021), 2021, : 210 - 215
  • [20] Area-Energy-Error Optimized Faithful Multiplier for Digital Signal Processing
    Sundaram, Kalaiselvi
    Natarajan, Vijeyakumar Krishnasamy
    Shanmugam, Nagarajan
    Manoharan, Kousalya
    Ramasamy, Ramya
    Kumar, Sriram
    [J]. CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2021, 40 (12) : 6224 - 6241