Performance Evaluation of Wordlength Reduction Based Area and Power Efficient Approximate Multiplier for Mobile Multimedia Applications

被引:0
|
作者
R. Ramya
S. Moorthi
机构
[1] National Institute of Technology,VLSI Systems Research Laboratory, Department of Electrical and Electronics Engineering
关键词
Approximate multiplier; Multimedia; Wordlength; PSNR; SSIM;
D O I
暂无
中图分类号
学科分类号
摘要
Hardware multiplier circuits decide the speed and power consumption in the execution of digital signal processing algorithms. The desirable feature of reduced area and power consumption for battery-driven multimedia gadgets can be realized by replacing the power hungry multiplier circuits with approximate multiplier circuits. The approximation techniques reduce the complexity of the design and improve the energy efficiency of the circuit. This paper proposes an area and power efficient approximate unsigned integer multiplier architecture based on wordlength reduction. It is designed to meet a pre-specified error performance with improved area and power reduction compared with similar designs. It is extended further for the signed multiplier architecture. The circuit characteristics are analyzed to establish the suitability of the proposed design for low-power applications. Synthesis results show that the proposed unsigned multiplier consumes 65% less power than the exact Wallace multiplier. The area requirement of the proposed multiplier reduces by 50% compared to an exact multiplier. The multiplier is tested for image filtering to establish the efficacy of the design in multimedia applications.
引用
收藏
页码:5699 / 5716
页数:17
相关论文
共 50 条
  • [1] Performance Evaluation of Wordlength Reduction Based Area and Power Efficient Approximate Multiplier for Mobile Multimedia Applications
    Ramya, R.
    Moorthi, S.
    [J]. CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2019, 38 (12) : 5699 - 5716
  • [2] Reconfigurable Rounding Based Approximate Multiplier for Energy Efficient Multimedia Applications
    Garg, Bharat
    Patel, Sujit
    [J]. WIRELESS PERSONAL COMMUNICATIONS, 2021, 118 (02) : 919 - 931
  • [3] Reconfigurable Rounding Based Approximate Multiplier for Energy Efficient Multimedia Applications
    Bharat Garg
    Sujit Patel
    [J]. Wireless Personal Communications, 2021, 118 : 919 - 931
  • [4] Power and Area Efficient Approximate Heterogeneous 8T SRAM for Multimedia Applications
    Bharti, Pramod Kumar
    Surana, Neelam
    Mekie, Joycee
    [J]. 2019 32ND INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2019 18TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2019, : 139 - 144
  • [5] Power Efficient Approximate Multiplier Architectures for Error Resilient Applications
    Kumar, U. Anil
    Bikki, Pavankumar
    Veeramachaneni, Sreehari
    Ahmed, Syed Ershad
    [J]. 2022 IEEE 19TH INDIA COUNCIL INTERNATIONAL CONFERENCE, INDICON, 2022,
  • [6] Design of Power and Area Efficient Lower-Part-OR Approximate Multiplier
    Guo, Yi
    Sun, Heming
    Kimura, Shinji
    [J]. PROCEEDINGS OF TENCON 2018 - 2018 IEEE REGION 10 CONFERENCE, 2018, : 2110 - 2115
  • [7] Low-power and Area Efficient Approximate Multiplier with Reduced Partial Products
    Sukla, Mukesh Kumar
    Sethi, Kabiraj
    Panda, A. K.
    [J]. PROCEEDINGS OF 2ND INTERNATIONAL CONFERENCE ON VLSI DEVICE, CIRCUIT AND SYSTEM (IEEE VLSI DCS 2020), 2020, : 181 - 186
  • [8] Power-Efficient and Small- Area Approximate Multiplier Design with FPGA-Based Compressors
    Guo, Yi
    Chen, Xiu
    Zhou, Qilin
    Sun, Heming
    [J]. 2024 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS 2024, 2024,
  • [9] Rounding Technique Analysis for Power-Area & Energy Efficient Approximate Multiplier Design
    Lohray, Priyanka
    Gali, Satwik
    Rangisetti, Srirathan
    Nikoubin, Tooraj
    [J]. 2019 IEEE 9TH ANNUAL COMPUTING AND COMMUNICATION WORKSHOP AND CONFERENCE (CCWC), 2019, : 420 - 425
  • [10] DeBAM: Decoder-Based Approximate Multiplier for Low Power Applications
    Nambi, Suresh
    Kumar, U. Anil
    Radhakrishnan, Kavya
    Venkatesan, Mythreye
    Ahmed, Syed Ershad
    [J]. IEEE EMBEDDED SYSTEMS LETTERS, 2021, 13 (04) : 174 - 177