Performance Evaluation of Wordlength Reduction Based Area and Power Efficient Approximate Multiplier for Mobile Multimedia Applications

被引:0
|
作者
R. Ramya
S. Moorthi
机构
[1] National Institute of Technology,VLSI Systems Research Laboratory, Department of Electrical and Electronics Engineering
关键词
Approximate multiplier; Multimedia; Wordlength; PSNR; SSIM;
D O I
暂无
中图分类号
学科分类号
摘要
Hardware multiplier circuits decide the speed and power consumption in the execution of digital signal processing algorithms. The desirable feature of reduced area and power consumption for battery-driven multimedia gadgets can be realized by replacing the power hungry multiplier circuits with approximate multiplier circuits. The approximation techniques reduce the complexity of the design and improve the energy efficiency of the circuit. This paper proposes an area and power efficient approximate unsigned integer multiplier architecture based on wordlength reduction. It is designed to meet a pre-specified error performance with improved area and power reduction compared with similar designs. It is extended further for the signed multiplier architecture. The circuit characteristics are analyzed to establish the suitability of the proposed design for low-power applications. Synthesis results show that the proposed unsigned multiplier consumes 65% less power than the exact Wallace multiplier. The area requirement of the proposed multiplier reduces by 50% compared to an exact multiplier. The multiplier is tested for image filtering to establish the efficacy of the design in multimedia applications.
引用
收藏
页码:5699 / 5716
页数:17
相关论文
共 50 条
  • [31] LAHAF: Low-power, area-efficient, and high-performance approximate full adder based on static CMOS
    Fatemieh, Seyed Erfan
    Farahani, Samira Shirinabadi
    Reshadinezhad, Mohammad Reza
    [J]. SUSTAINABLE COMPUTING-INFORMATICS & SYSTEMS, 2021, 30
  • [33] Ultra Low-Power, Area-Efficient Multiplier Based on Shift-and-Add Architecture
    Javanmardi, Karwan
    Amini, Abdollah
    Cabrini, Alessandro
    [J]. 2022 29TH INTERNATIONAL CONFERENCE ON MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEM (MIXDES 2022), 2022, : 120 - 123
  • [34] High-Performance and Energy-Area Efficient Approximate Full Adder for Error Tolerant Applications
    Mohammadi, Akram
    Ghanatghestani, Mokhtar Mohammadi
    Molahosseini, Amir Sabbagh
    Mehrabani, Yavar Safaei
    [J]. ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2022, 11 (08)
  • [35] A time-area-power efficient multiplier and square architecture based on ancient Indian Vedic Mathematics
    Thapliyal, H
    Arabnia, HR
    [J]. ESA'04 & VLSI'04, PROCEEDINGS, 2004, : 434 - 439
  • [36] Power and area-efficient design of VCMA-MRAM based full-adder using approximate computing for IoT applications
    Zarei, Ali
    Safaei, Farshad
    [J]. MICROELECTRONICS JOURNAL, 2018, 82 : 62 - 70
  • [37] Ultra Area Efficient Reversible Quantum Radix-2 Booth's Recoding Multiplier for Low Power Applications
    Talawar, Kaveri
    Hosamani, Poonam
    [J]. 2014 IEEE INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMPUTING RESEARCH (IEEE ICCIC), 2014, : 919 - 922
  • [38] Performance analysis of an authentication scheme for personalized mobile multimedia applications: A cognitive agents based approach
    Protocol Engineering Technology Unit, Electrical Communication Engineering, Indian Institute of Science, Bangalore, India
    [J]. Int. J. Secur. Appl., 2008, 4 (117-140):
  • [39] Performance Analysis of an Authentication Scheme for Personalized Mobile Multimedia applications: A Cognitive Agents based Approach
    Babu, B. Sathish
    Venkataram, Pallapa
    [J]. INTERNATIONAL JOURNAL OF SECURITY AND ITS APPLICATIONS, 2008, 2 (04): : 117 - 139
  • [40] Design of area-efficient modified decoder-based imprecise multiplier for error-resilient applications
    Anguraj, Parthibaraj
    Krishnan, Thiruvenkadam
    [J]. MICROELECTRONICS JOURNAL, 2023, 141