共 50 条
- [31] LAHAF: Low-power, area-efficient, and high-performance approximate full adder based on static CMOS [J]. SUSTAINABLE COMPUTING-INFORMATICS & SYSTEMS, 2021, 30
- [33] Ultra Low-Power, Area-Efficient Multiplier Based on Shift-and-Add Architecture [J]. 2022 29TH INTERNATIONAL CONFERENCE ON MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEM (MIXDES 2022), 2022, : 120 - 123
- [35] A time-area-power efficient multiplier and square architecture based on ancient Indian Vedic Mathematics [J]. ESA'04 & VLSI'04, PROCEEDINGS, 2004, : 434 - 439
- [37] Ultra Area Efficient Reversible Quantum Radix-2 Booth's Recoding Multiplier for Low Power Applications [J]. 2014 IEEE INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMPUTING RESEARCH (IEEE ICCIC), 2014, : 919 - 922
- [38] Performance analysis of an authentication scheme for personalized mobile multimedia applications: A cognitive agents based approach [J]. Int. J. Secur. Appl., 2008, 4 (117-140):
- [39] Performance Analysis of an Authentication Scheme for Personalized Mobile Multimedia applications: A Cognitive Agents based Approach [J]. INTERNATIONAL JOURNAL OF SECURITY AND ITS APPLICATIONS, 2008, 2 (04): : 117 - 139