High-Performance and Energy-Area Efficient Approximate Full Adder for Error Tolerant Applications

被引:8
|
作者
Mohammadi, Akram [1 ]
Ghanatghestani, Mokhtar Mohammadi [2 ]
Molahosseini, Amir Sabbagh [1 ]
Mehrabani, Yavar Safaei [3 ]
机构
[1] Islamic Mad Univ, Dept Comp Engn, Kerman Branch, Kerman, Iran
[2] Islamic Mad Univ, Dept Comp Engn, Bam Branch, Bam, Iran
[3] Islamic Azad Univ, Dept Comp Engn, North Tehran Branch, Tehran, Iran
关键词
TRANSISTORS INCLUDING NONIDEALITIES; COMPACT SPICE MODEL; HIGH-SPEED; DESIGN; CNFET; POWER;
D O I
10.1149/2162-8777/ac861c
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
In this paper, a novel approximate Full Adder cell is presented which is based on the combination of standard CMOS logic (S-CMOS) and pass transistor logic (PTL) styles. The carbon nanotube field-effect transistor (CNFET) technology is used to simulate and implement the proposed cell. Comprehensive simulations at various power supplies, output loads, and ambient temperatures are conducted using the HSPICE tool. According to simulation results, its delay, power-delay product (PDP), energy-delay product (EDP), and normalized energy-delay-area product (NEDAP) improve by 18%, 10%, 39%, and 15% compared with the best existing design. The effects of diameter variations of carbon nanotubes (CNTs) on the functionality of the circuits are studied by Monte Carlo (MC) transient analysis. Simulation results confirm that the proposed cell is resistant to the process variations. At the application level, all circuits are employed in image blending to assess their efficacy in terms of peak signal-to-noise ratio (PSNR) and structural similarity (SSIM) index criteria using the MATLAB tool.
引用
收藏
页数:13
相关论文
共 50 条
  • [1] High-Performance and Energy-Efficient Approximate Multiplier for Error-Tolerant Applications
    Kim, Sunghyun
    Kim, Youngmin
    [J]. PROCEEDINGS INTERNATIONAL SOC DESIGN CONFERENCE 2017 (ISOCC 2017), 2017, : 278 - 279
  • [2] Energy-efficient approximate full adders for error-tolerant applications
    Ahmadi, Farshid
    Semati, Mohammad R.
    Daryanavard, Hassan
    Minaeifar, Atefeh
    [J]. COMPUTERS & ELECTRICAL ENGINEERING, 2023, 110
  • [3] High-performance and low-energy approximate full adder design for error-resilient image processing
    Shahrokhi, Seyed Hossein
    Hosseinzadeh, Mehdi
    Reshadi, Midia
    Gorgin, Saeid
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 2022, 109 (06) : 1059 - 1079
  • [4] Approximate Conditional Carry Adder for Error Tolerant Applications
    Roy, Avishek Sinha
    Prasad, N.
    Dhar, Anindya Sundar
    [J]. 2016 20TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2016,
  • [5] Energy Efficient Low Area Error Tolerant Adder with Higher Accuracy
    R. Sakthivel
    Harish M. Kittur
    [J]. Circuits, Systems, and Signal Processing, 2014, 33 : 2625 - 2641
  • [6] Energy Efficient Low Area Error Tolerant Adder with Higher Accuracy
    Sakthivel, R.
    Kittur, Harish M.
    [J]. CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2014, 33 (08) : 2625 - 2641
  • [7] Performance Efficient and Fault Tolerant Approximate Adder
    Asma Iqbal
    Syed Affan Daimi
    K. Manjunatha Chari
    [J]. Journal of Electronic Testing, 2023, 39 : 571 - 582
  • [8] Performance Efficient and Fault Tolerant Approximate Adder
    Iqbal, Asma
    Daimi, Syed Affan
    Chari, K. Manjunatha
    [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2023, 39 (5-6): : 571 - 582
  • [9] Energy-Area-Efficient Approximate Multipliers for Error-Tolerant Applications on FPGAs
    Nguyen Van Toan
    Lee, Jeong-Gun
    [J]. 32ND IEEE INTERNATIONAL SYSTEM ON CHIP CONFERENCE (IEEE SOCC 2019), 2019, : 336 - 341
  • [10] LAHAF: Low-power, area-efficient, and high-performance approximate full adder based on static CMOS
    Fatemieh, Seyed Erfan
    Farahani, Samira Shirinabadi
    Reshadinezhad, Mohammad Reza
    [J]. SUSTAINABLE COMPUTING-INFORMATICS & SYSTEMS, 2021, 30