共 50 条
- [1] High-Performance and Energy-Efficient Approximate Multiplier for Error-Tolerant Applications [J]. PROCEEDINGS INTERNATIONAL SOC DESIGN CONFERENCE 2017 (ISOCC 2017), 2017, : 278 - 279
- [4] Approximate Conditional Carry Adder for Error Tolerant Applications [J]. 2016 20TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2016,
- [5] Energy Efficient Low Area Error Tolerant Adder with Higher Accuracy [J]. Circuits, Systems, and Signal Processing, 2014, 33 : 2625 - 2641
- [7] Performance Efficient and Fault Tolerant Approximate Adder [J]. Journal of Electronic Testing, 2023, 39 : 571 - 582
- [8] Performance Efficient and Fault Tolerant Approximate Adder [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2023, 39 (5-6): : 571 - 582
- [9] Energy-Area-Efficient Approximate Multipliers for Error-Tolerant Applications on FPGAs [J]. 32ND IEEE INTERNATIONAL SYSTEM ON CHIP CONFERENCE (IEEE SOCC 2019), 2019, : 336 - 341
- [10] LAHAF: Low-power, area-efficient, and high-performance approximate full adder based on static CMOS [J]. SUSTAINABLE COMPUTING-INFORMATICS & SYSTEMS, 2021, 30