Energy-efficient approximate full adders for error-tolerant applications

被引:3
|
作者
Ahmadi, Farshid [1 ]
Semati, Mohammad R. [1 ]
Daryanavard, Hassan [1 ]
Minaeifar, Atefeh [2 ]
机构
[1] Univ Hormozgan, Dept Elect & Comp Engn, Bandar Abbas, Iran
[2] Shiraz Univ Technol, Dept Elect & Elect Engn, Modarres Blvd, Shiraz, Iran
关键词
Approximate computing; Reverse carry propagate full-adder; Error report propagate full-adder; Image processing; Machine learning; LOW-POWER; DESIGN; IMAGE;
D O I
10.1016/j.compeleceng.2023.108877
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Low-power consumption is of utmost importance in modern digital systems-on-chip. Approximate computing is a technique used in error-tolerant applications such as multimedia and machine learning to reduce power. This technique creates an appropriate trade-off between performance and accuracy. Adders, as the core of the computing blocks for many digital systems, have a significant impact on their efficiency. This paper attempts to design new approximate full adders with power as the main optimization goal. The proposed circuits are simulated with HSPICE using CMOS and FinFET technologies at 45 nm and 14 nm technology nodes respectively. The simu-lation results show that on average, the proposed FAs offer 18% and 22% improvements in the dynamic energy and the static power compared to their recent counterparts. Moreover, at the system level, the proposed designs provide sufficient accuracy for real computational applications such as Gaussian filter, discrete cosine transform, and k-means clustering.
引用
收藏
页数:14
相关论文
共 50 条
  • [1] High-Performance and Energy-Efficient Approximate Multiplier for Error-Tolerant Applications
    Kim, Sunghyun
    Kim, Youngmin
    [J]. PROCEEDINGS INTERNATIONAL SOC DESIGN CONFERENCE 2017 (ISOCC 2017), 2017, : 278 - 279
  • [2] Architectural-Space Exploration of Energy-Efficient Approximate Arithmetic Units for Error-Tolerant Applications
    Waris, Haroon
    Wang, Chenghua
    Liu, Weiqiang
    [J]. 2022 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2022), 2022, : 440 - 445
  • [3] Energy-efficient approximate adders for DSP applications
    Tirupathireddy, Anubothula
    Sarada, Musala
    Srinivasulu, Avireni
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2021, 107 (03) : 649 - 657
  • [4] Energy-efficient approximate adders for DSP applications
    Anubothula Tirupathireddy
    Musala Sarada
    Avireni Srinivasulu
    [J]. Analog Integrated Circuits and Signal Processing, 2021, 107 : 649 - 657
  • [5] Energy-Area-Efficient Approximate Multipliers for Error-Tolerant Applications on FPGAs
    Nguyen Van Toan
    Lee, Jeong-Gun
    [J]. 32ND IEEE INTERNATIONAL SYSTEM ON CHIP CONFERENCE (IEEE SOCC 2019), 2019, : 336 - 341
  • [6] Energy efficient approximate multipliers compatible with error-tolerant application
    Minaeifar, Atefeh
    Abiri, Ebrahim
    Hassanli, Kourosh
    Karamimanesh, Mehrzad
    Ahmadi, Farshid
    [J]. COMPUTERS & ELECTRICAL ENGINEERING, 2024, 114
  • [7] Energy-efficient soft error-tolerant digital signal processing
    Shim, B
    Shanbhag, NR
    Lee, SJ
    [J]. CONFERENCE RECORD OF THE THIRTY-SEVENTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, VOLS 1 AND 2, 2003, : 1493 - 1497
  • [8] Energy-efficient soft error-tolerant digital signal processing
    Shim, Byonghyo
    Shanbhag, Naresh R.
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2006, 14 (04) : 336 - 348
  • [9] Exact and Approximate Squarers for Error-Tolerant Applications
    Chen, Ke
    Xu, Chenyu
    Waris, Haroon
    Liu, Weiqiang
    Montuschi, Paolo
    Lombardi, Fabrizio
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2023, 72 (07) : 2120 - 2126
  • [10] Approximate Full Adders for Energy Efficient Image Processing Applications
    Parameshwara, M. C.
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2021, 30 (13)