Implementation of Efficient Multiplier for High Speed Applications Using FPGA

被引:0
|
作者
Barakat, Mohamed [1 ]
Saad, Waleed [2 ,3 ]
Shokair, Mona [3 ]
机构
[1] Nhada Univ, Fac Engn, Commun & Comp Engn Dept, Bani Sweif, Egypt
[2] Menoufia Univ, Fac Elect Engn, Elect & Elect Comm Dept, Menoufia, Egypt
[3] Shaqra Univ, Coll Engn, Elect Engn Dept, Dawadmi, Ar Riyadh, Saudi Arabia
关键词
Carry Save Adder; Vedic mathematics; UrdhvaTiryakbhyam; Implementation;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Multiplication is a predominant operation in many DSP applications. Area and delay are enormous in the multiplication operations, so the high-speed multiplier with a compromised area is required. This paper submits an efficient implementation of high-speed multiplier using a mixed between Vedic mathematics and high-speed adder like Carry Save Adder (CSA). CSA is convenient in adding three numbers and sutra of Vedic mathematics called Urdhva Tiryakbhyam is very suitable for multiplication. Starting with a 2-bit Vedic multiplier, we can be ascending to implement a 64-bit multiplier. After comparison, the obtained result from the proposed multiplier is better than the references in terms of area and delay. All algorithms are coded in VIIDI, and targeted to implement on Virtex-5 and Virtex-6 FPGA kit with ISE 14.5, the simulated results are acquired by Modelsim I0.3d.
引用
收藏
页码:211 / 214
页数:4
相关论文
共 50 条
  • [1] FPGA Implementation of High Speed Multiplier using Higher Order Compressors
    Marimuthu, R.
    Balamurugan, S.
    Tirumala, Bala Krishna
    Mallick, P. S.
    [J]. 2012 INTERNATIONAL CONFERENCE ON RADAR, COMMUNICATION AND COMPUTING (ICRCC), 2012, : 210 - 212
  • [2] Implementation of High Speed Matrix Multiplier using Vedic Mathematics on FPGA
    Mogre, S. V.
    Bhalke, D. G.
    [J]. 1ST INTERNATIONAL CONFERENCE ON COMPUTING COMMUNICATION CONTROL AND AUTOMATION ICCUBEA 2015, 2015, : 959 - 963
  • [3] FPGA Implementation of High Speed Multiplier with Optimized Reduction Phase
    Singh, Arpita
    Sharma, Abhay
    Kumari, Priyanka
    [J]. INTELLIGENT COMMUNICATION, CONTROL AND DEVICES, ICICCD 2017, 2018, 624 : 187 - 195
  • [4] VLSI Design of High Speed Vedic Multiplier for FPGA Implementation
    Gavali, Kapil Ram
    Kadam, Poonam
    [J]. PROCEEDINGS OF 2ND IEEE INTERNATIONAL CONFERENCE ON ENGINEERING & TECHNOLOGY ICETECH-2016, 2016, : 936 - 939
  • [5] High-speed FPGA implementation of full-word Montgomery multiplier for ECC applications
    Khan, Safiullah
    Javeed, Khalid
    Shah, Yasir Ali
    [J]. MICROPROCESSORS AND MICROSYSTEMS, 2018, 62 : 91 - 101
  • [6] High-Speed Hybrid Multiplier Design Using a Hybrid Adder with FPGA Implementation
    Thamizharasan, V.
    Kasthuri, N.
    [J]. IETE JOURNAL OF RESEARCH, 2023, 69 (05) : 2301 - 2309
  • [7] FPGA IMPLEMENTATION OF HIGH SPEED VEDIC MULTIPLIER USING CSLA FOR PARALLEL FIR ARCHITECTURE
    Naaz, Amina S.
    Pradeep, M. N.
    Bhairannawar, Satish
    Halvi, Srinivas
    [J]. 2014 2ND INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS), 2014,
  • [8] FPGA Implementation of Efficient Vedic Multiplier
    Pichhode, Khushboo
    Patil, Mukesh D.
    Shah, Divya
    Rohit, Chaurasiya B.
    [J]. 2015 IEEE INTERNATIONAL CONFERENCE ON INFORMATION PROCESSING (ICIP), 2015, : 565 - 570
  • [9] An efficient high speed AES implementation using Traditional FPGA and LabVIEW FPGA platforms
    Rao, Muzaffar
    Kaknjo, Admir
    Omerdic, Edin
    Toal, Daniel
    Newe, Thomas
    [J]. 2018 INTERNATIONAL CONFERENCE ON CYBER-ENABLED DISTRIBUTED COMPUTING AND KNOWLEDGE DISCOVERY (CYBERC 2018), 2018, : 93 - 100
  • [10] On the Implementation of an Efficient Multiplier Logic for FPGA-based Cryptographic Applications
    Schramm, Martin
    Grzemba, Andreas
    [J]. 2013 INTERNATIONAL CONFERENCE ON APPLIED ELECTRONICS (AE), 2013, : 265 - 268