High-Speed Hybrid Multiplier Design Using a Hybrid Adder with FPGA Implementation

被引:5
|
作者
Thamizharasan, V. [1 ]
Kasthuri, N. [2 ]
机构
[1] Erode Sengunthar Engn Coll, Dept Elect & Commun Engn, Perundurai 638057, Erode, India
[2] Kongu Engn Coll, Dept Elect & Commun Engn, Perundurai 638052, Erode, India
关键词
Area; delay; FPGA; hybrid; multiplier; power; Vedic; VLSI; Xilinx ISE 12; 1;
D O I
10.1080/03772063.2021.1912655
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The major role of electronic devices is providing low power dissipation and high speed with compact area. The speed of electronic devices depends on arithmetic operations. Multiplication is the important arithmetic operation in many VLSI signal processing applications. Hence, a high-speed multiplier is needed to design any signal processing module. Many multipliers are surveyed in the literature. They are Array, Wallace tree, booth, Vedic and Compressor-based multiplier. The speed of these multipliers depends on partial product accumulation. The hybrid parallel adder-based multiplier is proposed to improve the speed of multiplication compared to the existing technique. In this technique the partial products of, two consecutive bits (multiplicands), are added simultaneously with the help of a hybrid adder (Hancarlson, Weinberger and Ling adder). The proposed architecture is synthesized and simulated using Xilinx ISE 12.1 with various FPGA boards. Synthesized report shows that the speed of proposed multiplier (Spartan 6 FPGA implementation) is improved when compared to an Array multiplier (22.14%), Wallace tree multiplier (20.41%), Multiplier using compressor (13.89%), Vedic Multiplier using CLA (13.03%), Vedic Multiplier using RCA (3.54%), Modified Booth multiplier (4.42%) and Vedic Multiplier using HCA with BEC (3.28%).
引用
收藏
页码:2301 / 2309
页数:9
相关论文
共 50 条
  • [1] Design and Implementation of High Speed Modified Booth Multiplier using Hybrid Adder
    Govekar, Divya
    Amonkar, Ameeta
    [J]. 2017 INTERNATIONAL CONFERENCE ON COMPUTING METHODOLOGIES AND COMMUNICATION (ICCMC), 2017, : 138 - 143
  • [2] FPGA implementation of high performance digital FIR filter design using a hybrid adder and multiplier
    Thamizharasan, V
    Kasthuri, N.
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 2023, 110 (04) : 587 - 607
  • [3] FPGA implementation of proficient Vedic multiplier architecture using hybrid carry select adder
    Thamizharasan, V.
    Kasthuri, N.
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 2024, 111 (08) : 1253 - 1265
  • [4] Design of Proficient Two Operand Adder Using Hybrid Carry Select Adder with FPGA Implementation
    Thamizharasan, V
    Kasthuri, N.
    [J]. IETE JOURNAL OF RESEARCH, 2023, 69 (12) : 9152 - 9165
  • [5] Implementation of High Speed Vedic Multiplier using Modified Adder
    Akila, M.
    Gowribala, C.
    Shaby, S. Maflin
    [J]. 2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 2244 - 2248
  • [6] Design of high speed multiplier using Modified Booth Algorithm with hybrid carry look-ahead adder
    Balakumaran, R.
    Prabhu, E.
    [J]. PROCEEDINGS OF IEEE INTERNATIONAL CONFERENCE ON CIRCUIT, POWER AND COMPUTING TECHNOLOGIES (ICCPCT 2016), 2016,
  • [7] Design of efficient binary multiplier architecture using hybrid compressor with FPGA implementation
    Thamizharasan, V.
    Parthipan, V.
    [J]. SCIENTIFIC REPORTS, 2024, 14 (01)
  • [8] A HIGH-SPEED MULTIPLIER USING A REDUNDANT BINARY ADDER TREE
    HARATA, Y
    NAKAMURA, Y
    NAGASE, H
    TAKIGAWA, M
    TAKAGI, N
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1987, 22 (01) : 28 - 34
  • [9] Implementation Of High Speed And Low Power Hybrid Adder Based Novel Radix 4 Booth Multiplier
    Rajput, Sakshi
    Shukla, Rohit
    Praveen, Pushkar
    Anand, Ankit
    [J]. 2013 INTERNATIONAL CONFERENCE ON COMMUNICATION SYSTEMS AND NETWORK TECHNOLOGIES (CSNT 2013), 2013, : 741 - 743
  • [10] A Fast (7, 3)-adder Circuit for High-speed Multiplier Design
    Yoon, Myungchul
    [J]. IEIE Transactions on Smart Processing and Computing, 2022, 11 (04): : 298 - 303