High-Speed Hybrid Multiplier Design Using a Hybrid Adder with FPGA Implementation

被引:5
|
作者
Thamizharasan, V. [1 ]
Kasthuri, N. [2 ]
机构
[1] Erode Sengunthar Engn Coll, Dept Elect & Commun Engn, Perundurai 638057, Erode, India
[2] Kongu Engn Coll, Dept Elect & Commun Engn, Perundurai 638052, Erode, India
关键词
Area; delay; FPGA; hybrid; multiplier; power; Vedic; VLSI; Xilinx ISE 12; 1;
D O I
10.1080/03772063.2021.1912655
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The major role of electronic devices is providing low power dissipation and high speed with compact area. The speed of electronic devices depends on arithmetic operations. Multiplication is the important arithmetic operation in many VLSI signal processing applications. Hence, a high-speed multiplier is needed to design any signal processing module. Many multipliers are surveyed in the literature. They are Array, Wallace tree, booth, Vedic and Compressor-based multiplier. The speed of these multipliers depends on partial product accumulation. The hybrid parallel adder-based multiplier is proposed to improve the speed of multiplication compared to the existing technique. In this technique the partial products of, two consecutive bits (multiplicands), are added simultaneously with the help of a hybrid adder (Hancarlson, Weinberger and Ling adder). The proposed architecture is synthesized and simulated using Xilinx ISE 12.1 with various FPGA boards. Synthesized report shows that the speed of proposed multiplier (Spartan 6 FPGA implementation) is improved when compared to an Array multiplier (22.14%), Wallace tree multiplier (20.41%), Multiplier using compressor (13.89%), Vedic Multiplier using CLA (13.03%), Vedic Multiplier using RCA (3.54%), Modified Booth multiplier (4.42%) and Vedic Multiplier using HCA with BEC (3.28%).
引用
收藏
页码:2301 / 2309
页数:9
相关论文
共 50 条
  • [41] Energy Efficient Low Power High Speed Full adder design using Hybrid Logic
    Theja, M. Nikhil
    Balakumaran, T.
    [J]. PROCEEDINGS OF IEEE INTERNATIONAL CONFERENCE ON CIRCUIT, POWER AND COMPUTING TECHNOLOGIES (ICCPCT 2016), 2016,
  • [42] A pipelined multiplier-accumulator using a high-speed, low-power static and dynamic full adder design
    Jou, SJ
    Chen, CY
    Yang, EC
    Su, CC
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (01) : 114 - 118
  • [43] An efficient architecture of modified booth multiplier using hybrid adder
    Rafiq, Ahsan
    Chaudhry, Shabbir Majeed
    Awan, Kamran Sadiq
    Usman, Muhammad
    [J]. PROCEEDINGS OF 2021 INTERNATIONAL BHURBAN CONFERENCE ON APPLIED SCIENCES AND TECHNOLOGIES (IBCAST), 2021, : 648 - 656
  • [44] A low-power high-speed hybrid multi-threshold full adder design in CNFET technology
    Maleknejad, Mojtaba
    Mohammadi, Somayyeh
    Mirhosseini, Seyed Mostafa
    Navi, Keivan
    Naji, Hamid Reza
    Hosseinzadeh, Mehdi
    [J]. JOURNAL OF COMPUTATIONAL ELECTRONICS, 2018, 17 (03) : 1257 - 1267
  • [45] A low-power high-speed hybrid multi-threshold full adder design in CNFET technology
    Mojtaba Maleknejad
    Somayyeh Mohammadi
    Seyed Mostafa Mirhosseini
    Keivan Navi
    Hamid Reza Naji
    Mehdi Hosseinzadeh
    [J]. Journal of Computational Electronics, 2018, 17 : 1257 - 1267
  • [46] Implementation of a High Speed Multiplier desired for High-Performance Applications Using Kogge Stone Adder
    Nikhil, S.
    Lakshmi, P. Vijaya
    [J]. 2016 INTERNATIONAL CONFERENCE ON INVENTIVE COMPUTATION TECHNOLOGIES (ICICT), VOL 1, 2016, : 320 - 323
  • [47] Design of low power, high speed multiplier using optimized PDP full adder
    Kathirvelu, M.
    Manigandan, D.T.
    [J]. Journal of Computational Information Systems, 2012, 8 (15): : 6347 - 6356
  • [48] A New Design of Low Power High Speed Hybrid CMOS Full Adder
    Agarwal, Mayur
    Agrawal, Neha
    Alam, Md. Anis
    [J]. 2014 INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND INTEGRATED NETWORKS (SPIN), 2014, : 448 - 452
  • [49] High-speed LMS Algorithm's Design and Implementation Based on FPGA
    Liang, Jingjing
    Gao, Jingmin
    Ling, Weixin
    [J]. ADVANCED MEASUREMENT AND TEST, PTS 1-3, 2011, 301-303 : 1157 - +
  • [50] The Design and Implementation of ECC High-speed Encryption Engine Based on FPGA
    Liang, Wei
    Xu, JianBo
    Huang, WeiHong
    Peng, Li
    [J]. ADVANCED RESEARCH ON INDUSTRY, INFORMATION SYSTEM AND MATERIAL ENGINEERING, 2012, 459 : 544 - 548