FPGA implementation of high performance digital FIR filter design using a hybrid adder and multiplier

被引:4
|
作者
Thamizharasan, V [1 ]
Kasthuri, N. [2 ]
机构
[1] Erode Sengunthar Engn Coll, Dept Elect & Commun Engn, Erode, India
[2] Kongu Engn Coll, Dept Elect & Commun Engn, Erode, India
关键词
Hybrid adder; hybrid multiplier; FIR filter; FPGA; VLSI; Xilinx ISE 14; 1; VEDIC MULTIPLIER;
D O I
10.1080/00207217.2022.2098387
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The energetic growth in portable multimedia and mobile communication system has increased the requirement of high-speed signal processing system with compact area and power consumption. Finite impulse response(FIR) filters are broadly used in image, signal, speech and video signal processing, medical electronics, noise filtering, mobile communication and many other fields. The performance of the whole signal processing system with FIR filter depends on the basic building block of multiplier and adders. Hence, the hybrid FIR filter is proposed to improve the speed of the signal processing system using hybrid adder and hybrid multiplier. In this technique, the basic hybrid adder is designed with the help of 2-bit adders, BEC and 4:1 Multiplexer. Also, the hybrid multiplier is designed based on partial products of two consecutive multiplicand bits which are added at same time using Han-Carlson, Weinberger and Ling adder. The proposed FIR filter is functionally verified and synthesised using Xilinx ISE simulator and is implemented in Spartan 6 FPGA boards. The result shows that the delay of FIR filter using the proposed multiplier is improved by 26.51%, 15.59%, 15.83% and 2.79% as compared with CLA, conventional CSA, CSA-BK-BEC and the proposed adder with array multiplier, respectively.
引用
收藏
页码:587 / 607
页数:21
相关论文
共 50 条
  • [1] High-Speed Hybrid Multiplier Design Using a Hybrid Adder with FPGA Implementation
    Thamizharasan, V.
    Kasthuri, N.
    [J]. IETE JOURNAL OF RESEARCH, 2023, 69 (05) : 2301 - 2309
  • [2] IMPLEMENTATION OF AREA EFFICIENT MULTIPLIER AND ADDER ARCHITECTURE IN DIGITAL FIR FILTER
    Srividya
    [J]. IIOAB JOURNAL, 2016, 7 (02) : 3 - 8
  • [3] Design and implementation of FIR digital filter based on FPGA
    Song Zhuo-da
    Wang Zhi-qian
    Li Jian-rong
    Shen Cheng-wu
    Liu Shao-jin
    [J]. CHINESE JOURNAL OF LIQUID CRYSTALS AND DISPLAYS, 2020, 35 (10) : 1073 - 1078
  • [4] Design High Speed FIR Filter based on Complex Vedic Multiplier using CBL Adder
    Thakur, Anjali Singh
    Tiwari, Vibha
    [J]. 2018 INTERNATIONAL CONFERENCE ON RECENT INNOVATIONS IN ELECTRICAL, ELECTRONICS & COMMUNICATION ENGINEERING (ICRIEECE 2018), 2018, : 559 - 563
  • [5] Design and Implementation of High Speed Modified Booth Multiplier using Hybrid Adder
    Govekar, Divya
    Amonkar, Ameeta
    [J]. 2017 INTERNATIONAL CONFERENCE ON COMPUTING METHODOLOGIES AND COMMUNICATION (ICCMC), 2017, : 138 - 143
  • [6] Design and FPGA Implementation of Sequential Digital FIR Filter using Microprogrammed Controller
    Qasim, Syed Manzoor
    BenSaleh, Mohammed S.
    Bahaidarah, Mazen
    AlObaisi, Hesham
    AlSharif, Tariq
    AlZahrani, Mosab
    AlOnazi, Hani
    [J]. IV INTERNATIONAL CONGRESS ON ULTRA MODERN TELECOMMUNICATIONS AND CONTROL SYSTEMS 2012 (ICUMT), 2012, : 1002 - 1005
  • [7] IIR digital filter design using minimum adder multiplier blocks
    Dempster, AG
    Macleod, MD
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1998, 45 (06): : 761 - 763
  • [8] Design and Implementation of a High Speed Digital FIR Filter using Unfolding
    Thakral, Shilpa
    Goswami, Divya
    Sharma, Ritu
    Prasanna, Challa Krishna
    Joshi, Amit Mahesh
    [J]. 2016 IEEE 7TH POWER INDIA INTERNATIONAL CONFERENCE (PIICON), 2016,
  • [9] FIR Filter Implementation on FPGA Using MCM Design Technique
    Trimale, Manish B.
    Chilveri, Purushottam G.
    [J]. 2017 2ND INTERNATIONAL CONFERENCE ON CIRCUITS, CONTROLS, AND COMMUNICATIONS (CCUBE), 2017, : 213 - 217
  • [10] FPGA implementation of proficient Vedic multiplier architecture using hybrid carry select adder
    Thamizharasan, V.
    Kasthuri, N.
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 2024, 111 (08) : 1253 - 1265