Design High Speed FIR Filter based on Complex Vedic Multiplier using CBL Adder

被引:0
|
作者
Thakur, Anjali Singh [1 ]
Tiwari, Vibha [1 ]
机构
[1] Technocrats Inst Technol, Dept Elect & Commun Engn, Bhopal, India
关键词
FIR Filter; Vedic Multiplier; Complex Multiplier; Common Boolean Logic Adder; Xilinx Software;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The main objective of this research paper is to design architecture for finite impulse response (FIR) filter based on complex Vedic multiplier by rectifying the problems in the existing method and to improve the speed by using the common Boolean logic (CBL). The Vedic multiplier algorithm is normally used for higher bit length applications and ordinary multiplier is good for lower order bits. These two methods are combined to produce the high speed multiplier for higher bit length applications. The problem of existing architecture is reduced by removing bits from the remainders. The proposed algorithm is implementation Xilinx software with Vertex-7 device family.
引用
收藏
页码:559 / 563
页数:5
相关论文
共 50 条
  • [1] Design of High Speed Vedic Multiplier using Multiplexer based Adder
    Antony, Saji. M.
    Prasanthi, S. Sri Ranjani
    Indu, S.
    Pandey, Rajeshwari
    2015 INTERNATIONAL CONFERENCE ON CONTROL COMMUNICATION & COMPUTING INDIA (ICCC), 2015, : 448 - 453
  • [2] Implementation of High Speed Vedic Multiplier using Modified Adder
    Akila, M.
    Gowribala, C.
    Shaby, S. Maflin
    2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 2244 - 2248
  • [3] Han–Carlson adder based high-speed Vedic multiplier for complex multiplication
    Tapsi Gupta
    Janki Ballabh Sharma
    Microsystem Technologies, 2018, 24 : 3901 - 3906
  • [4] High Speed Multiplier for FIR Filter Design using Window
    Shukla, Tushar
    Shukla, Prabhat Kumar
    Prabhakar, Harish
    2014 INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND INTEGRATED NETWORKS (SPIN), 2014, : 486 - 491
  • [5] Han-Carlson adder based high-speed Vedic multiplier for complex multiplication
    Gupta, Tapsi
    Sharma, Janki Ballabh
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2018, 24 (09): : 3901 - 3906
  • [6] FPGA implementation of high performance digital FIR filter design using a hybrid adder and multiplier
    Thamizharasan, V
    Kasthuri, N.
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2023, 110 (04) : 587 - 607
  • [7] High Speed FIR Filter Design Based on Sharing Multiplication using Dual Channel Adder and Compressor
    Sahoo, Subhendu Kumar
    Singh, Mayank Kumar
    Srikrishna
    ICSP: 2008 9TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, VOLS 1-5, PROCEEDINGS, 2008, : 13 - 16
  • [8] Design of FIR Filter Using High Speed Wallace Tree Multiplier with Fast Adders
    Kavitha, A.
    Priya, S. Suvathi
    Naveena, S.
    Vijiyaprabha, B.
    Prasheetha, S.
    BIOSCIENCE BIOTECHNOLOGY RESEARCH COMMUNICATIONS, 2020, 13 (03): : 193 - 196
  • [9] FPGA IMPLEMENTATION OF HIGH SPEED VEDIC MULTIPLIER USING CSLA FOR PARALLEL FIR ARCHITECTURE
    Naaz, Amina S.
    Pradeep, M. N.
    Bhairannawar, Satish
    Halvi, Srinivas
    2014 2ND INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS), 2014,
  • [10] High Speed Low Area DA Based FIR Filter Using EGDI Adder
    Vijetha, K.
    Naik, B. Rajendra
    INTERNATIONAL JOURNAL OF INTEGRATED ENGINEERING, 2022, 14 (07): : 122 - 130