Design High Speed FIR Filter based on Complex Vedic Multiplier using CBL Adder

被引:0
|
作者
Thakur, Anjali Singh [1 ]
Tiwari, Vibha [1 ]
机构
[1] Technocrats Inst Technol, Dept Elect & Commun Engn, Bhopal, India
关键词
FIR Filter; Vedic Multiplier; Complex Multiplier; Common Boolean Logic Adder; Xilinx Software;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The main objective of this research paper is to design architecture for finite impulse response (FIR) filter based on complex Vedic multiplier by rectifying the problems in the existing method and to improve the speed by using the common Boolean logic (CBL). The Vedic multiplier algorithm is normally used for higher bit length applications and ordinary multiplier is good for lower order bits. These two methods are combined to produce the high speed multiplier for higher bit length applications. The problem of existing architecture is reduced by removing bits from the remainders. The proposed algorithm is implementation Xilinx software with Vertex-7 device family.
引用
收藏
页码:559 / 563
页数:5
相关论文
共 50 条
  • [21] High performance fir filter based on vedic mathematics
    Priya, N. Mohana
    Thangammal, C. Bennila
    Seshasayanan, R.
    Radley, Sheryl
    INTERNATIONAL JOURNAL OF SYSTEM ASSURANCE ENGINEERING AND MANAGEMENT, 2023, 14 (03) : 829 - 835
  • [22] Analysis of Vedic Multiplier using Various Adder Topologies
    Akhter, Shamim
    Saini, Vikas
    Saini, Jasmine
    2017 4TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND INTEGRATED NETWORKS (SPIN), 2017, : 173 - 176
  • [23] VLSI Design of High Speed Vedic Multiplier for FPGA Implementation
    Gavali, Kapil Ram
    Kadam, Poonam
    PROCEEDINGS OF 2ND IEEE INTERNATIONAL CONFERENCE ON ENGINEERING & TECHNOLOGY ICETECH-2016, 2016, : 936 - 939
  • [24] Design of Adaptive Filter Using Vedic Multiplier for Low Power
    Chowdari, Ch. Pratyusha
    Seventline, J. Beatrice
    INFORMATION SYSTEMS DESIGN AND INTELLIGENT APPLICATIONS, VOL 2, INDIA 2016, 2016, 434 : 413 - 424
  • [25] Novel High speed Vedic Multiplier proposal incorporating Adder based on Quaternary Signed Digit number system
    Dalmia, Preyesh
    Vikas
    Parashar, Abhinav
    Tomar, Akshi
    Pandey, Neeta
    2018 31ST INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2018 17TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID & ES), 2018, : 289 - 294
  • [26] Design of high-speed RCA based 2-D bypassing multiplier for fir filter
    Krishnan, Thiruvenkadam
    Saravanan, S.
    Pillai, Anjali S.
    Anguraj, Parthibaraj
    MATERIALS TODAY-PROCEEDINGS, 2020, 33 : 3692 - 3696
  • [27] Design and Implementation of High Speed Modified Booth Multiplier using Hybrid Adder
    Govekar, Divya
    Amonkar, Ameeta
    2017 INTERNATIONAL CONFERENCE ON COMPUTING METHODOLOGIES AND COMMUNICATION (ICCMC), 2017, : 138 - 143
  • [28] Novel High Speed Vedic Mathematics Multiplier using Compressors
    Huddar, Sushma R.
    Rao, Sudhir
    Kalpana, M.
    Mohan, Surabhi
    2013 IEEE INTERNATIONAL MULTI CONFERENCE ON AUTOMATION, COMPUTING, COMMUNICATION, CONTROL AND COMPRESSED SENSING (IMAC4S), 2013, : 465 - 469
  • [29] High speed Vedic Multiplier for Image processing using FPGA
    Jayakumar, S.
    Sumathi, S.
    PROCEEDINGS OF THE 10TH INTERNATIONAL CONFERENCE ON INTELLIGENT SYSTEMS AND CONTROL (ISCO'16), 2016,
  • [30] Design of Vedic-Multiplier using Area-Efficient Carry Select Adder
    Gokhale, G. R.
    Bahirgonde, P. D.
    2015 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATIONS AND INFORMATICS (ICACCI), 2015, : 576 - 581