Design of Proficient Two Operand Adder Using Hybrid Carry Select Adder with FPGA Implementation

被引:1
|
作者
Thamizharasan, V [1 ]
Kasthuri, N. [2 ]
机构
[1] Erode Sengunthar Engn Coll, Dept Elect & Commun Engn, Erode, India
[2] Kongu Engn Coll, Dept Elect & Commun Engn, Erode, India
关键词
Multiplexers; Carry select adder; Hybrid adder; Xilinx ISE 12; 1; Verilog HDL; EFFICIENT APPROXIMATE ADDERS; ARCHITECTURE; AREA;
D O I
10.1080/03772063.2022.2071771
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In every modern ICs the adders are essential components. Adder's performance has a terrific impact on the architecture of signal processing, controller, the module of filter, the module of data storage, etc., high-speed and area-efficient circuits are the most substantial parameters in every modern integrated circuit. Carry select adder operates at high speed, but it consumes more power due to the large area. The present approach discloses different VLSI hybrid carry select adder architectures. The hybrid technology-based Carry Select adder (CSELA) consists of two stages, namely the Hancarlson adder stage and Hybrid Stage is proposed. In this technique, all the stages (4 bits in each stage) are performed simultaneously to improve the speed and area further. The propagation delays of the proposed adder are the summation of two full adders, seven Multiplexers (4:1) and BEC(3 bit) for producing Cout. The proposed work indicates that the hybrid carry select adder operates at high a speed with a lesser area than the conventional adder. The proposed design is simulated and synthesized in Xilinx ISE 12.1 using Verilog HDL with a family of Vertex6 FPGA devices (Device No. XC6VLX75T, Package FF484, Speed -3). The synthesized report shows that the speed of the proposed adder is improved by 49.06%, 52.61%, 47.58%, 19.08%, 39.9%, 1.25%, 44.43%,19.08%, 44.07% and 71.59% compared to RCA, CBL-based CSELA, CLA, Weinberger BEC-based CSELA,D latched CSELA, Brent Kung CSELA, Brent Kung RCA-based CSELA, CSA Weinberger, Conventional CSELA and Ling CSELA, respectively.
引用
收藏
页码:9152 / 9165
页数:14
相关论文
共 50 条
  • [1] FPGA implementation of proficient Vedic multiplier architecture using hybrid carry select adder
    Thamizharasan, V.
    Kasthuri, N.
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 2024, 111 (08) : 1253 - 1265
  • [2] Efficient Carry Select Adder Design for FPGA Implementation
    Kumar, Sajesh U.
    Salih, Mohamed K. K.
    [J]. INTERNATIONAL CONFERENCE ON COMMUNICATION TECHNOLOGY AND SYSTEM DESIGN 2011, 2012, 30 : 449 - 456
  • [3] Design and Implementation of a Power and Speed Efficient Carry Select Adder on FPGA
    Chawla, Simarpreet Singh
    Aggarwal, Swapnil
    Goel, Nidhi
    Bhatia, Mantek Singh
    [J]. PROCEEDINGS OF THE 10TH INDIACOM - 2016 3RD INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT, 2016, : 571 - 576
  • [4] Design and Implementation of Carry Select Adder without Using Multiplexers
    Kumar, Sajesh U.
    Salih, Mohamed K. K.
    Sajith, K.
    [J]. 2012 1ST INTERNATIONAL CONFERENCE ON EMERGING TECHNOLOGY TRENDS IN ELECTRONICS, COMMUNICATION AND NETWORKING (ET2ECN), 2012,
  • [5] Design of high speed hybrid carry select adder
    Parmar, Shivani
    Singh, Kirat Pal
    [J]. PROCEEDINGS OF THE 2013 3RD IEEE INTERNATIONAL ADVANCE COMPUTING CONFERENCE (IACC), 2013, : 1656 - 1663
  • [6] Design and Implementation of Ternary Carry Lookahead Adder on FPGA
    Park, Jaeyoon
    Kim, Youngmin
    [J]. 2021 INTERNATIONAL CONFERENCE ON ELECTRONICS, INFORMATION, AND COMMUNICATION (ICEIC), 2021,
  • [7] Design of High Speed Carry Select Adder Using Brent Kung Adder
    Potdukhe, Pappu P.
    Jaiswal, Vishal D.
    [J]. 2016 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, AND OPTIMIZATION TECHNIQUES (ICEEOT), 2016, : 652 - 655
  • [8] Carry-select adder using single ripple-carry adder
    Chang, TY
    Hsiao, MJ
    [J]. ELECTRONICS LETTERS, 1998, 34 (22) : 2101 - 2103
  • [9] Design of High Speed Carry Select Adder using Modified Parallel Prefix Adder
    Hebbar, Abhishek R.
    Srivastava, Piyush
    Joshi, Vinod Kumar
    [J]. 8TH INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING & COMMUNICATIONS (ICACC-2018), 2018, 143 : 317 - 324
  • [10] Synthesis of Carry Select Adder in 65 nm FPGA
    Najeeb-ud-din, Romana Yousuf
    [J]. 2008 IEEE REGION 10 CONFERENCE: TENCON 2008, VOLS 1-4, 2008, : 516 - 521