Design of Proficient Two Operand Adder Using Hybrid Carry Select Adder with FPGA Implementation

被引:1
|
作者
Thamizharasan, V [1 ]
Kasthuri, N. [2 ]
机构
[1] Erode Sengunthar Engn Coll, Dept Elect & Commun Engn, Erode, India
[2] Kongu Engn Coll, Dept Elect & Commun Engn, Erode, India
关键词
Multiplexers; Carry select adder; Hybrid adder; Xilinx ISE 12; 1; Verilog HDL; EFFICIENT APPROXIMATE ADDERS; ARCHITECTURE; AREA;
D O I
10.1080/03772063.2022.2071771
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In every modern ICs the adders are essential components. Adder's performance has a terrific impact on the architecture of signal processing, controller, the module of filter, the module of data storage, etc., high-speed and area-efficient circuits are the most substantial parameters in every modern integrated circuit. Carry select adder operates at high speed, but it consumes more power due to the large area. The present approach discloses different VLSI hybrid carry select adder architectures. The hybrid technology-based Carry Select adder (CSELA) consists of two stages, namely the Hancarlson adder stage and Hybrid Stage is proposed. In this technique, all the stages (4 bits in each stage) are performed simultaneously to improve the speed and area further. The propagation delays of the proposed adder are the summation of two full adders, seven Multiplexers (4:1) and BEC(3 bit) for producing Cout. The proposed work indicates that the hybrid carry select adder operates at high a speed with a lesser area than the conventional adder. The proposed design is simulated and synthesized in Xilinx ISE 12.1 using Verilog HDL with a family of Vertex6 FPGA devices (Device No. XC6VLX75T, Package FF484, Speed -3). The synthesized report shows that the speed of the proposed adder is improved by 49.06%, 52.61%, 47.58%, 19.08%, 39.9%, 1.25%, 44.43%,19.08%, 44.07% and 71.59% compared to RCA, CBL-based CSELA, CLA, Weinberger BEC-based CSELA,D latched CSELA, Brent Kung CSELA, Brent Kung RCA-based CSELA, CSA Weinberger, Conventional CSELA and Ling CSELA, respectively.
引用
收藏
页码:9152 / 9165
页数:14
相关论文
共 50 条
  • [31] Area and Power Efficient Carry Select Adder using 8T Full Adder
    Sathyabhama, B.
    Deepika, M.
    Deepthi, S.
    [J]. 2015 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2015, : 969 - 973
  • [32] Implementation of Three Operand Floating Point Adder
    Narule, Omshree
    Palsodkar, Prasanna
    [J]. 2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 1037 - 1040
  • [33] Power and Area Efficient Carry Select Adder
    Anagha, U. P.
    Pramod, P.
    [J]. PROCEEDINGS OF THE 2015 IEEE RECENT ADVANCES IN INTELLIGENT COMPUTATIONAL SYSTEMS (RAICS), 2015, : 17 - 20
  • [34] Performance Analysis Of Efficient Carry Select Adder
    Sangeetha, M.
    Balaji, S.
    Praveen, John Paul A.
    Mohanraj, R.
    [J]. JOURNAL OF MECHANICS OF CONTINUA AND MATHEMATICAL SCIENCES, 2019, : 380 - 386
  • [35] Reconfigurable Delay Optimized Carry Select Adder
    Kumar, G. Kishore
    Balaji, N.
    [J]. 2017 INTERNATIONAL CONFERENCE ON INNOVATIONS IN ELECTRICAL, ELECTRONICS, INSTRUMENTATION AND MEDIA TECHNOLOGY (ICIEEIMT), 2017, : 123 - 127
  • [36] DESIGN AND OPTIMIZATION OF REVERSIBLE LOOK AHEAD CARRY ADDER AND CARRY SAVE ADDER
    Bhuvaneswary, N.
    Lakshmi, A.
    [J]. 3C TECNOLOGIA, 2020, (SI): : 113 - 126
  • [37] Design of Vedic-Multiplier using Area-Efficient Carry Select Adder
    Gokhale, G. R.
    Bahirgonde, P. D.
    [J]. 2015 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATIONS AND INFORMATICS (ICACCI), 2015, : 576 - 581
  • [38] An Area-Efficient Carry Select Adder Design by using 180 nm Technology
    Wadhwa, Garish Kumar
    Grover, Amit
    Grover, Neeti
    GurpreetSingh
    [J]. INTERNATIONAL JOURNAL OF ADVANCED COMPUTER SCIENCE AND APPLICATIONS, 2013, 4 (01) : 119 - 122
  • [39] FPGA Implementation of Hybrid Han-Carlson Adder
    Gedam, Swapna
    Zode, Pravin
    Zode, Pradnya
    [J]. 2014 2ND INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS), 2014,
  • [40] A Novel Multi-operand Adder Design using Multiplexers
    Kannappan, S.
    Mastani, S. Aruna
    [J]. 2017 IEEE INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMPUTING RESEARCH (ICCIC), 2017, : 239 - 242