Design of Proficient Two Operand Adder Using Hybrid Carry Select Adder with FPGA Implementation

被引:1
|
作者
Thamizharasan, V [1 ]
Kasthuri, N. [2 ]
机构
[1] Erode Sengunthar Engn Coll, Dept Elect & Commun Engn, Erode, India
[2] Kongu Engn Coll, Dept Elect & Commun Engn, Erode, India
关键词
Multiplexers; Carry select adder; Hybrid adder; Xilinx ISE 12; 1; Verilog HDL; EFFICIENT APPROXIMATE ADDERS; ARCHITECTURE; AREA;
D O I
10.1080/03772063.2022.2071771
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In every modern ICs the adders are essential components. Adder's performance has a terrific impact on the architecture of signal processing, controller, the module of filter, the module of data storage, etc., high-speed and area-efficient circuits are the most substantial parameters in every modern integrated circuit. Carry select adder operates at high speed, but it consumes more power due to the large area. The present approach discloses different VLSI hybrid carry select adder architectures. The hybrid technology-based Carry Select adder (CSELA) consists of two stages, namely the Hancarlson adder stage and Hybrid Stage is proposed. In this technique, all the stages (4 bits in each stage) are performed simultaneously to improve the speed and area further. The propagation delays of the proposed adder are the summation of two full adders, seven Multiplexers (4:1) and BEC(3 bit) for producing Cout. The proposed work indicates that the hybrid carry select adder operates at high a speed with a lesser area than the conventional adder. The proposed design is simulated and synthesized in Xilinx ISE 12.1 using Verilog HDL with a family of Vertex6 FPGA devices (Device No. XC6VLX75T, Package FF484, Speed -3). The synthesized report shows that the speed of the proposed adder is improved by 49.06%, 52.61%, 47.58%, 19.08%, 39.9%, 1.25%, 44.43%,19.08%, 44.07% and 71.59% compared to RCA, CBL-based CSELA, CLA, Weinberger BEC-based CSELA,D latched CSELA, Brent Kung CSELA, Brent Kung RCA-based CSELA, CSA Weinberger, Conventional CSELA and Ling CSELA, respectively.
引用
收藏
页码:9152 / 9165
页数:14
相关论文
共 50 条
  • [21] Design of Fast FIR Filter Using Compressor and Carry Select Adder
    Patel, Deepak Kumar
    Chouksey, Raksha
    Saxena, Minal
    [J]. 2016 3RD INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND INTEGRATED NETWORKS (SPIN), 2016, : 466 - 471
  • [22] Implementation of an efficient 64-bit Carry Select Adder using Muxes
    Chandran, Rahul G.
    Saraswathi, N.
    [J]. 2014 INTERNATIONAL CONFERENCE ON ADVANCED COMMUNICATION CONTROL AND COMPUTING TECHNOLOGIES (ICACCCT), 2014, : 430 - 434
  • [23] High-Speed Hybrid Multiplier Design Using a Hybrid Adder with FPGA Implementation
    Thamizharasan, V.
    Kasthuri, N.
    [J]. IETE JOURNAL OF RESEARCH, 2023, 69 (05) : 2301 - 2309
  • [24] Radix-10 Multiplier Implementation with Carry Select Adder using Verilog
    Kanekar, Sneha
    Dakhole, P. K.
    [J]. 2017 INTERNATIONAL CONFERENCE ON INNOVATIONS IN INFORMATION, EMBEDDED AND COMMUNICATION SYSTEMS (ICIIECS), 2017,
  • [25] An Area Optimized Carry Select Adder
    Sahu, Rupashree
    Subudhi, Asit Kumar
    [J]. 2015 IEEE POWER, COMMUNICATION AND INFORMATION TECHNOLOGY CONFERENCE (PCITC-2015), 2015, : 589 - 594
  • [26] AN EFFICIENT STRUCTURE OF CARRY SELECT ADDER
    Rajesh, A.
    Madhumalini, M.
    [J]. 2014 INTERNATIONAL CONFERENCE ON GREEN COMPUTING COMMUNICATION AND ELECTRICAL ENGINEERING (ICGCCEE), 2014,
  • [27] Hybrid carry-select statistical carry look-ahead adder
    Corsonello, P
    Perri, S
    Cocorullo, G
    [J]. ELECTRONICS LETTERS, 1999, 35 (07) : 549 - 551
  • [28] Design of Area and Delay Efficient Vedic Multiplier Using Carry Select Adder
    Gokhale, G. R.
    Gokhale, S. R.
    [J]. 2015 IEEE INTERNATIONAL CONFERENCE ON INFORMATION PROCESSING (ICIP), 2015, : 295 - 300
  • [29] Design of 4-BIT Ripple Carry Adder Using Hybrid 9TFull Adder
    Usha, S.
    Ravi, T.
    [J]. 2015 INTERNATIONAL CONFERENCED ON CIRCUITS, POWER AND COMPUTING TECHNOLOGIES (ICCPCT-2015), 2015,
  • [30] Implementation of High Speed and Low Power Carry Select Adder with BEC
    Gudala, Nikhil Advaith
    Ytterdal, Trond
    Lee, John J.
    Rizkalla, Maher
    [J]. 2021 IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2021, : 377 - 381