Design of Fast FIR Filter Using Compressor and Carry Select Adder

被引:0
|
作者
Patel, Deepak Kumar [1 ]
Chouksey, Raksha [2 ]
Saxena, Minal [1 ]
机构
[1] SIRT, Dept ECE, Bhopal, India
[2] TITR, Dept ECE, Bhopal, India
关键词
Ripple Carry Adder (RCA); Carry Select Adder (CSA); Excess-1; converter; Compressor; FIR Filter;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Speed and area are now a day's one of the fundamental design issues in digital era. To increase speed, while doing the multiplication or addition operations, has always been a basic requirement of designing of advanced system and application. Carry Select Adder (CSA) is a fastest adder used in many processors to accomplish fast arithmetic function. Many different adder architecture designs have been developed to increase the efficiency of the adder. It is very commonly known that per second any processors performed millions of work functions in semiconductor industry. So when we do designing of multipliers, one of the main standards is performing speed that should be taken in the mind. In this paper, we propose a technique for designing of FIR filter using multiplier based on compressor and carry select adder. Performance of all adder designs is implemented for 16, 32 and 64 bit circuits. These structures are synthesized on Xilinx device family.
引用
收藏
页码:466 / 471
页数:6
相关论文
共 50 条
  • [1] Implementation of FIR filter using reversible modified carry select adder
    Sekar, R. Arun
    Sasipriya, S.
    [J]. CONCURRENCY AND COMPUTATION-PRACTICE & EXPERIENCE, 2019, 31 (14):
  • [2] Design of High Speed Carry Select Adder Using Brent Kung Adder
    Potdukhe, Pappu P.
    Jaiswal, Vishal D.
    [J]. 2016 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, AND OPTIMIZATION TECHNIQUES (ICEEOT), 2016, : 652 - 655
  • [3] Design and Implementation of Carry Select Adder without Using Multiplexers
    Kumar, Sajesh U.
    Salih, Mohamed K. K.
    Sajith, K.
    [J]. 2012 1ST INTERNATIONAL CONFERENCE ON EMERGING TECHNOLOGY TRENDS IN ELECTRONICS, COMMUNICATION AND NETWORKING (ET2ECN), 2012,
  • [4] Design of FIR Filter Using Low-Power and High-Speed Carry Select Adder for Low-Power DSP Applications
    Swetha, Siliveri
    Reddy, N. Siva Sankara
    [J]. IETE JOURNAL OF RESEARCH, 2023, 70 (04) : 4083 - 4096
  • [5] Design of High Speed Carry Select Adder using Modified Parallel Prefix Adder
    Hebbar, Abhishek R.
    Srivastava, Piyush
    Joshi, Vinod Kumar
    [J]. 8TH INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING & COMMUNICATIONS (ICACC-2018), 2018, 143 : 317 - 324
  • [6] Carry-select adder using single ripple-carry adder
    Chang, TY
    Hsiao, MJ
    [J]. ELECTRONICS LETTERS, 1998, 34 (22) : 2101 - 2103
  • [7] An Improved Digital FIR Filter Design Using Fast FIR Algorithm and Modified Carry Save Addition
    Mahalakshmi, R.
    Sasilatha, T.
    [J]. NATIONAL ACADEMY SCIENCE LETTERS-INDIA, 2018, 41 (03): : 147 - 150
  • [8] An Improved Digital FIR Filter Design Using Fast FIR Algorithm and Modified Carry Save Addition
    R. Mahalakshmi
    T. Sasilatha
    [J]. National Academy Science Letters, 2018, 41 : 147 - 150
  • [9] High Speed FIR Filter Design Based on Sharing Multiplication using Dual Channel Adder and Compressor
    Sahoo, Subhendu Kumar
    Singh, Mayank Kumar
    Srikrishna
    [J]. ICSP: 2008 9TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, VOLS 1-5, PROCEEDINGS, 2008, : 13 - 16
  • [10] Design techniques in Carry Select Adder using Parallel prefix adder for improved switching energy
    Sam, Shylu
    Paul, Sam
    Jingle, Diana Jeba
    Paul, Mano
    Anuradha
    Rani, Juliet Sheba
    [J]. PRZEGLAD ELEKTROTECHNICZNY, 2021, 97 (05): : 152 - 155