Design and Implementation of Ternary Carry Lookahead Adder on FPGA

被引:0
|
作者
Park, Jaeyoon [1 ]
Kim, Youngmin [1 ]
机构
[1] Hongik Univ, Sch Elect & Elect Engn, Seoul, South Korea
基金
新加坡国家研究基金会;
关键词
multi-valued logic; ternary ALF; carry lookahead adder; FPGA;
D O I
10.1109/ICEIC51217.2021.9369710
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Ternary value logic (TVL) has advantages over binary system, such as providing smaller chip area and faster computation speed. However, ternary hardware implementation is in theoretical, simulation levels. Moreover, no hardware description language for ternary logic is developed. In this paper, by representing 1 trit (trinary digit) with 2 bit, ternary logic is implemented and analyzed in FPGA. To specify the performance of TVL, ternary carry lookahead adder is implemented on FPGA and the speed and power dissipation of the arithmetic unit are measured. The performance of 21-trit ternary CLA is compared with 32 -bit binary CLA. The results show that ternary CLA is faster up to 10.36% and consumes 13.54% less power than binary CLA. In addition, performances of ripple carry adder using both ternary and binary logic are simulated.
引用
收藏
页数:2
相关论文
共 50 条
  • [1] N-digits Ternary Carry Lookahead Adder Design
    Soliman, Nancy S.
    Fouda, Mohammed E.
    Said, Lobna A.
    Madian, Ahmed H.
    Radwan, Ahmed G.
    [J]. 31ST INTERNATIONAL CONFERENCE ON MICROELECTRONICS (IEEE ICM 2019), 2019, : 142 - 145
  • [2] Design of High Speed Carry Save Adder using Carry Lookahead Adder
    Javali, Ravikumar A.
    Nayak, Ramanath J.
    Mhetar, Ashish M.
    Lakkannavar, Manjunath C.
    [J]. 2014 INTERNATIONAL CONFERENCE ON CIRCUITS, COMMUNICATION, CONTROL AND COMPUTING (I4C), 2014, : 33 - 36
  • [3] Efficient Carry Select Adder Design for FPGA Implementation
    Kumar, Sajesh U.
    Salih, Mohamed K. K.
    [J]. INTERNATIONAL CONFERENCE ON COMMUNICATION TECHNOLOGY AND SYSTEM DESIGN 2011, 2012, 30 : 449 - 456
  • [4] Efficient VLSI implementation of statistical carry lookahead adder
    Corsonello, P
    Perri, S
    Cocorullo, G
    [J]. ELECTRONICS LETTERS, 1998, 34 (09) : 876 - 877
  • [5] The fastest carry lookahead adder
    Pai, YT
    Chen, YK
    [J]. DELTA 2004: SECOND IEEE INTERNATIONAL WORKSHOP ON ELECTRONIC DESIGN, TEST APPLICATIONS, PROCEEDINGS, 2004, : 434 - 436
  • [6] Design and Implementation of a Power and Speed Efficient Carry Select Adder on FPGA
    Chawla, Simarpreet Singh
    Aggarwal, Swapnil
    Goel, Nidhi
    Bhatia, Mantek Singh
    [J]. PROCEEDINGS OF THE 10TH INDIACOM - 2016 3RD INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT, 2016, : 571 - 576
  • [7] Dynamic decimal adder circuit design by using the carry lookahead
    You, Younggap
    Kim, Yong Dae
    Choi, Jong Hwa
    [J]. PROCEEDINGS OF THE 2006 IEEE WORKSHOP ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, 2006, : 244 - +
  • [8] A SPANNING TREE CARRY LOOKAHEAD ADDER
    LYNCH, T
    SWARTZLANDER, EE
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 1992, 41 (08) : 931 - 939
  • [9] Design of Proficient Two Operand Adder Using Hybrid Carry Select Adder with FPGA Implementation
    Thamizharasan, V
    Kasthuri, N.
    [J]. IETE JOURNAL OF RESEARCH, 2023, 69 (12) : 9152 - 9165
  • [10] Pipelined GaAs carry lookahead adder
    Lopez, JF
    Reina, R
    Hernandez, L
    Tobajas, F
    de Armas, V
    Sarmiento, R
    Nunez, A
    [J]. ELECTRONICS LETTERS, 1998, 34 (18) : 1732 - 1733