Design and Implementation of Ternary Carry Lookahead Adder on FPGA

被引:0
|
作者
Park, Jaeyoon [1 ]
Kim, Youngmin [1 ]
机构
[1] Hongik Univ, Sch Elect & Elect Engn, Seoul, South Korea
基金
新加坡国家研究基金会;
关键词
multi-valued logic; ternary ALF; carry lookahead adder; FPGA;
D O I
10.1109/ICEIC51217.2021.9369710
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Ternary value logic (TVL) has advantages over binary system, such as providing smaller chip area and faster computation speed. However, ternary hardware implementation is in theoretical, simulation levels. Moreover, no hardware description language for ternary logic is developed. In this paper, by representing 1 trit (trinary digit) with 2 bit, ternary logic is implemented and analyzed in FPGA. To specify the performance of TVL, ternary carry lookahead adder is implemented on FPGA and the speed and power dissipation of the arithmetic unit are measured. The performance of 21-trit ternary CLA is compared with 32 -bit binary CLA. The results show that ternary CLA is faster up to 10.36% and consumes 13.54% less power than binary CLA. In addition, performances of ripple carry adder using both ternary and binary logic are simulated.
引用
收藏
页数:2
相关论文
共 50 条
  • [21] A Higher radix architecture for quantum carry-lookahead adder
    Wang, Siyi
    Baksi, Anubhab
    Chattopadhyay, Anupam
    SCIENTIFIC REPORTS, 2023, 13 (01)
  • [22] A Higher radix architecture for quantum carry-lookahead adder
    Siyi Wang
    Anubhab Baksi
    Anupam Chattopadhyay
    Scientific Reports, 13
  • [23] A high performance, low area overhead carry lookahead adder
    Levy, J
    Nyathi, J
    ESA'04 & VLSI'04, PROCEEDINGS, 2004, : 417 - 422
  • [24] A BICMOS DYNAMIC CARRY LOOKAHEAD ADDER CIRCUIT FOR VLSI IMPLEMENTATION OF HIGH-SPEED ARITHMETIC UNIT
    KUO, JB
    LIAO, HJ
    CHEN, HP
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1993, 28 (03) : 375 - 378
  • [25] Asynchronous Early Output Section-Carry Based Carry Lookahead Adder with Alias Carry Logic
    Balasubramanian, P.
    Dang, C.
    Maskell, D. L.
    Prasad, K.
    2017 IEEE 30TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS (MIEL), 2017, : 293 - 298
  • [26] Design and Implementation of Carry Select Adder without Using Multiplexers
    Kumar, Sajesh U.
    Salih, Mohamed K. K.
    Sajith, K.
    2012 1ST INTERNATIONAL CONFERENCE ON EMERGING TECHNOLOGY TRENDS IN ELECTRONICS, COMMUNICATION AND NETWORKING (ET2ECN), 2012,
  • [27] A new design for a lookahead carry generator
    Kwan, H
    Nelson, RL
    Swartzlander, EE
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 1996, 14 (03): : 295 - 302
  • [28] An improved 32-bit Carry-Lookahead Adder with Conditional Carry-Selection
    Chen Ping-hua
    Zhao Juan
    Xie Guo-bo
    Li Yi-jun
    ICCSSE 2009: PROCEEDINGS OF 2009 4TH INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE & EDUCATION, 2009, : 1911 - 1913
  • [29] A Survey on Design and Implementation of Floating Point Adder in FPGA
    Daoud, Luka
    Zydek, Dawid
    Selvaraj, Henry
    PROGRESS IN SYSTEMS ENGINEERING, 2015, 366 : 885 - 892
  • [30] FPGA implementation of proficient Vedic multiplier architecture using hybrid carry select adder
    Thamizharasan, V.
    Kasthuri, N.
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2024, 111 (08) : 1253 - 1265