Design and Implementation of Ternary Carry Lookahead Adder on FPGA

被引:0
|
作者
Park, Jaeyoon [1 ]
Kim, Youngmin [1 ]
机构
[1] Hongik Univ, Sch Elect & Elect Engn, Seoul, South Korea
基金
新加坡国家研究基金会;
关键词
multi-valued logic; ternary ALF; carry lookahead adder; FPGA;
D O I
10.1109/ICEIC51217.2021.9369710
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Ternary value logic (TVL) has advantages over binary system, such as providing smaller chip area and faster computation speed. However, ternary hardware implementation is in theoretical, simulation levels. Moreover, no hardware description language for ternary logic is developed. In this paper, by representing 1 trit (trinary digit) with 2 bit, ternary logic is implemented and analyzed in FPGA. To specify the performance of TVL, ternary carry lookahead adder is implemented on FPGA and the speed and power dissipation of the arithmetic unit are measured. The performance of 21-trit ternary CLA is compared with 32 -bit binary CLA. The results show that ternary CLA is faster up to 10.36% and consumes 13.54% less power than binary CLA. In addition, performances of ripple carry adder using both ternary and binary logic are simulated.
引用
收藏
页数:2
相关论文
共 50 条
  • [41] Synthesis of Carry Select Adder in 65 nm FPGA
    Najeeb-ud-din, Romana Yousuf
    2008 IEEE REGION 10 CONFERENCE: TENCON 2008, VOLS 1-4, 2008, : 516 - 521
  • [42] The design of hybrid carry-lookahead/carry-select adders
    Wang, Y
    Pai, C
    Song, XY
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 2002, 49 (01): : 16 - 24
  • [43] Design of an High Performance Carry Generation Circuit for Ternary Full Adder using CNTFET
    Sahoo, Subhendu Kumar
    Akhilesh, Gangishetty
    Sahoo, Rasmita
    2017 3RD IEEE INTERNATIONAL SYMPOSIUM ON NANOELECTRONIC AND INFORMATION SYSTEMS (INIS), 2017, : 46 - 49
  • [44] Lane of parallel through carry in ternary optical adder
    Yi Jin
    Huacan He
    Lirong Ai
    Science in China Series F: Information Sciences, 2005, 48 : 107 - 116
  • [45] Lane of parallel through carry in ternary optical adder
    Jin, Y
    He, HC
    Al, LR
    SCIENCE IN CHINA SERIES F-INFORMATION SCIENCES, 2005, 48 (01): : 107 - 116
  • [46] Lane of parallel through carry in ternary optical adder
    JIN Yi
    College of Computer Science & Engineering
    ScienceinChina(SeriesF:InformationSciences), 2005, (01) : 107 - 116
  • [47] Recurrent neural network from adder's perspective: Carry-lookahead RNN
    Jiang, Haowei
    Qin, Feiwei
    Cao, Jin
    Peng, Yong
    Shao, Yanli
    NEURAL NETWORKS, 2021, 144 : 297 - 306
  • [48] All-optical carry lookahead adder with the help of terahertz optical asymmetric demultiplexer
    Gayen, Dilip Kumar
    Roy, Jitendra Nath
    Pal, Rajat Kumar
    OPTIK, 2012, 123 (01): : 40 - 45
  • [49] A novel self-checking carry lookahead adder with multiple error detection/correction
    Valinataj, Mojtaba
    MICROPROCESSORS AND MICROSYSTEMS, 2014, 38 (08) : 1072 - 1081
  • [50] Speed and energy optimized quasi-delay-insensitive block carry lookahead adder
    Balasubramanian, P.
    Maskell, D. L.
    Mastorakis, N. E.
    PLOS ONE, 2019, 14 (06):