Design and Implementation of Ternary Carry Lookahead Adder on FPGA

被引:0
|
作者
Park, Jaeyoon [1 ]
Kim, Youngmin [1 ]
机构
[1] Hongik Univ, Sch Elect & Elect Engn, Seoul, South Korea
基金
新加坡国家研究基金会;
关键词
multi-valued logic; ternary ALF; carry lookahead adder; FPGA;
D O I
10.1109/ICEIC51217.2021.9369710
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Ternary value logic (TVL) has advantages over binary system, such as providing smaller chip area and faster computation speed. However, ternary hardware implementation is in theoretical, simulation levels. Moreover, no hardware description language for ternary logic is developed. In this paper, by representing 1 trit (trinary digit) with 2 bit, ternary logic is implemented and analyzed in FPGA. To specify the performance of TVL, ternary carry lookahead adder is implemented on FPGA and the speed and power dissipation of the arithmetic unit are measured. The performance of 21-trit ternary CLA is compared with 32 -bit binary CLA. The results show that ternary CLA is faster up to 10.36% and consumes 13.54% less power than binary CLA. In addition, performances of ripple carry adder using both ternary and binary logic are simulated.
引用
收藏
页数:2
相关论文
共 50 条
  • [31] Design and implementation of a low power ternary full adder
    Srivastava, A
    Venkatapathy, K
    VLSI DESIGN, 1996, 4 (01) : 75 - 81
  • [32] Low Power Robust Early Output Asynchronous Block Carry Lookahead Adder with Redundant Carry Logic
    Balasubramanian, Padmanabhan
    Maskell, Douglas
    Mastorakis, Nikos
    ELECTRONICS, 2018, 7 (10)
  • [33] PIPELINED CARRY-LOOKAHEAD ADDER FOR FIXED-POINT ARITHMETIC.
    Anon
    IBM technical disclosure bulletin, 1986, 28 (09): : 4106 - 4108
  • [34] The C-testability analyze of the SuperBlock carry-lookahead adder (SBCLA)
    Popescu, DE
    Popescu, C
    2002 45TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, CONFERENCE PROCEEDINGS, 2002, : 469 - 472
  • [35] A Novel Nanometric Parity-Preserving Reversible Carry-Lookahead Adder
    Asri, Saeedeh
    Haghparast, Majid
    IETE JOURNAL OF RESEARCH, 2017, 63 (03) : 325 - 335
  • [36] A structured approach for optimizing 4-bit carry-lookahead adder
    Cheng, Wei
    Hu, Jianping
    Open Electrical and Electronic Engineering Journal, 2014, 8 (01): : 133 - 142
  • [37] DESIGN AND OPTIMIZATION OF REVERSIBLE LOOK AHEAD CARRY ADDER AND CARRY SAVE ADDER
    Bhuvaneswary, N.
    Lakshmi, A.
    3C TECNOLOGIA, 2020, (SI): : 113 - 126
  • [38] A Carry Lookahead Adder Based on Hybrid CMOS-Memristor Logic Circuit
    Liu, Gongzhi
    Zheng, Lijing
    Wang, Guangyi
    Shen, Yiran
    Liang, Yan
    IEEE ACCESS, 2019, 7 : 43691 - 43696
  • [39] Design and analysis of all-optical carry lookahead adder using microring resonator in Z-domain
    Kundu, Sumanta
    Hossain, Manjur
    Mandal, Sanjoy
    OPTICAL ENGINEERING, 2024, 63 (01)
  • [40] FPGA Implementation of Fast Adder
    Kamboh, Hamid M.
    Khan, Shoab A.
    2012 7TH INTERNATIONAL CONFERENCE ON COMPUTING AND CONVERGENCE TECHNOLOGY (ICCCT2012), 2012, : 1324 - 1327