On the Implementation of an Efficient Multiplier Logic for FPGA-based Cryptographic Applications

被引:0
|
作者
Schramm, Martin [1 ]
Grzemba, Andreas [1 ]
机构
[1] Univ Appl Sci Deggendorf, Deggendorf, Germany
关键词
MODULAR MULTIPLICATION;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The efficiency of cryptographic algorithms when implemented in reconfigurable hardware is mainly determined by the fact of how the underlying finite field arithmetic operations are realized. Especially the field multiplication operation is crucial to the efficiency of a design, since it is the core operation of many cryptographic algorithms. This paper deals with the FPGA implementation of a Montgomery Multiplier architecture which operates on multiple words. The design scales up very easily and can be utilized as a unified architecture which can operate in different types of finite fields. The main focus of this ongoing research work is the conceptual design, development and implementation of a reconfigurable FPGA-based hardware security module.
引用
收藏
页码:265 / 268
页数:4
相关论文
共 50 条
  • [1] An Energy-Efficient FPGA-based Matrix Multiplier
    Tan, Yiyu
    Imamura, Toshiyuki
    [J]. 2017 24TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2017, : 514 - 517
  • [2] FPGA-Based Approximate Multiplier for Efficient Neural Computation
    Zhang, Hao
    Xiao, Hui
    Qu, Haipeng
    Ko, Seok-Bum
    [J]. 2021 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS-ASIA (ICCE-ASIA), 2021,
  • [3] A High-efficient and Accurate Fault Model Aiming at FPGA-based AES Cryptographic Applications
    Liao, Nan
    Cui, Xiaoxin
    Wang, Tian
    Liao, Kai
    Ni, Yewen
    Yu, Dunshan
    Cui, Xiaole
    [J]. PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [4] FPGA-based design of a large moduli multiplier for public-key cryptographic systems
    [J]. PROCEEDINGS 2006 INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2007, : 314 - 319
  • [5] FPGA-based Efficient Implementation of SURF Algorithm
    Zhang, Ying
    Huang, Yujie
    Han, Jun
    Zeng, Xiaoyang
    [J]. 2017 IEEE 12TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2017, : 315 - 318
  • [6] Implementation of Efficient Multiplier for High Speed Applications Using FPGA
    Barakat, Mohamed
    Saad, Waleed
    Shokair, Mona
    [J]. PROCEEDINGS OF 2018 13TH INTERNATIONAL CONFERENCE ON COMPUTER ENGINEERING AND SYSTEMS (ICCES), 2018, : 211 - 214
  • [7] High Performance FPGA-based Implementation of a Parallel Multiplier-Accumulator
    Cieplucha, Marek
    [J]. MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, MIXDES 2013, 2013, : 485 - 489
  • [8] FPGA-BASED HOUSEHOLDER IMPLEMENTATION FOR EFFICIENT EIGENVALUES CALCULATION
    Sajid, Imtiaz Ahmed
    Ahmed, Muhammad Mansoor
    Sagheer, Muhammad
    [J]. INTERNATIONAL JOURNAL OF INNOVATIVE COMPUTING INFORMATION AND CONTROL, 2011, 7 (10): : 5939 - 5946
  • [9] On efficient implementation of FPGA-based hyperelliptic curve cryptosystems
    Elias, Grace
    Miri, Ali
    Yeap, Tet-Hin
    [J]. COMPUTERS & ELECTRICAL ENGINEERING, 2007, 33 (5-6) : 349 - 366
  • [10] A simplified and efficient implementation of FPGA-based turbo decoder
    Sharma, S
    Attri, S
    Chauhan, FC
    [J]. 2003 IEEE INTERNATIONAL PERFORMANCE, COMPUTING, AND COMMUNICATIONS CONFERENCE PROCEEDINGS, 2003, : 207 - 213