Implementation of Efficient Multiplier for High Speed Applications Using FPGA

被引:0
|
作者
Barakat, Mohamed [1 ]
Saad, Waleed [2 ,3 ]
Shokair, Mona [3 ]
机构
[1] Nhada Univ, Fac Engn, Commun & Comp Engn Dept, Bani Sweif, Egypt
[2] Menoufia Univ, Fac Elect Engn, Elect & Elect Comm Dept, Menoufia, Egypt
[3] Shaqra Univ, Coll Engn, Elect Engn Dept, Dawadmi, Ar Riyadh, Saudi Arabia
关键词
Carry Save Adder; Vedic mathematics; UrdhvaTiryakbhyam; Implementation;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Multiplication is a predominant operation in many DSP applications. Area and delay are enormous in the multiplication operations, so the high-speed multiplier with a compromised area is required. This paper submits an efficient implementation of high-speed multiplier using a mixed between Vedic mathematics and high-speed adder like Carry Save Adder (CSA). CSA is convenient in adding three numbers and sutra of Vedic mathematics called Urdhva Tiryakbhyam is very suitable for multiplication. Starting with a 2-bit Vedic multiplier, we can be ascending to implement a 64-bit multiplier. After comparison, the obtained result from the proposed multiplier is better than the references in terms of area and delay. All algorithms are coded in VIIDI, and targeted to implement on Virtex-5 and Virtex-6 FPGA kit with ISE 14.5, the simulated results are acquired by Modelsim I0.3d.
引用
收藏
页码:211 / 214
页数:4
相关论文
共 50 条
  • [31] High Speed Efficient Multiplier Design using Reversible Gates
    Radha, N.
    Maheswari, M.
    [J]. 2018 INTERNATIONAL CONFERENCE ON COMPUTER COMMUNICATION AND INFORMATICS (ICCCI), 2018,
  • [32] Design & Implementation of Area Efficient Low Power High Speed MAC Unit using FPGA
    Pawar, Roshani
    Shriramwar, S. S.
    [J]. 2017 IEEE INTERNATIONAL CONFERENCE ON POWER, CONTROL, SIGNALS AND INSTRUMENTATION ENGINEERING (ICPCSI), 2017, : 2683 - 2687
  • [33] High Speed 16-bit Digital Vedic Multiplier using FPGA
    Narula, Udit
    Tripathi, Rajan
    Wakhle, Garima
    [J]. 2015 2ND INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT (INDIACOM), 2015, : 121 - 124
  • [34] FPGA Implementation of Conventional and Vedic Algorithm for Energy Efficient Multiplier
    Patil, Hemangi P.
    Sawant, S. D.
    [J]. 2015 INTERNATIONAL CONFERENCE ON ENERGY SYSTEMS AND APPLICATIONS, 2015, : 583 - 587
  • [35] FPGA Implementation of High Speed Pulse Shaping Filter for SDR Applications
    Mehra, Rajesh
    Devi, Swapna
    [J]. RECENT TRENDS IN NETWORKS AND COMMUNICATIONS, 2010, 90 : 214 - 222
  • [36] FPGA Implementation of An Efficient Montgomery Multiplier For Adaptive Filtering Application
    Mulla, Nahed
    Kasetwar, Abhay
    [J]. 2014 INTERNATIONAL CONFERENCE ON POWER, AUTOMATION AND COMMUNICATION (INPAC), 2014, : 66 - 70
  • [37] IMPLEMENTATION OF HIGH SPEED VEDIC BCD MULTIPLIER USING VINCULUM METHOD
    Lakshmi, G. Sree
    Fatima, Kaleem
    Madhavi, B. K.
    [J]. PROCEEDINGS OF THE 2016 IEEE REGION 10 CONFERENCE (TENCON), 2016, : 147 - 151
  • [38] Revisiting FPGA Implementation of Montgomery Multiplier in Redundant Number System for Efficient ECG Applications in GF(p)
    Roy, Debapriya Basu
    Mukhopadhyay, Debdeep
    [J]. 2018 28TH INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS (FPL), 2018, : 323 - 326
  • [39] A highly efficient FPGA implementation of AES for high throughput IoT applications
    Dhanda, Sumit Singh
    Singh, Brahmjit
    Jindal, Poonam
    Panwar, Deepak
    [J]. JOURNAL OF DISCRETE MATHEMATICAL SCIENCES & CRYPTOGRAPHY, 2022, 25 (07): : 2029 - 2038
  • [40] High-Speed FPGA Implementation of SIKE Based on an Ultra-Low-Latency Modular Multiplier
    Tian, Jing
    Wu, Bo
    Wang, Zhongfeng
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2021, 68 (09) : 3719 - 3731