An Efficient Design for Area-Efficient Truncated Adaptive Booth Multiplier for Signal Processing Applications

被引:2
|
作者
Radhakrishnan, S. [1 ]
Karn, Rakesh Kumar [2 ]
Nirmalraj, T. [3 ]
机构
[1] SASTRA Deemed Univ, Sch Elect & Elect, Thanjavur 613401, Tamil Nadu, India
[2] SASTRA Deemed Univ, Sch Elect & Elect Engn, Thanjavur, India
[3] SASTRA Deemed Univ, Thanjavur, India
关键词
Adaptive booth algorithm; significant bit; truncated; multiplier and partial product; LOW-POWER; ENERGY-EFFICIENT; SCHEME;
D O I
10.1142/S0218126621500377
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In digital signal processing (DSP), the most valuable elements of processing architecture are multiplier. The conventional partial products array is to create extra rows and columns. Generally, the fixed multiplication products are truncated to m bits. In this paper, we introduced an adaptive booth multiplier concept, which is based on truncated multiplication procedure. The extra partial product array is to create the complexities. In the higher order of partial product array, the deletion of LSB and the nongeneration of initial products are achieved. We added compensation bits at the appropriate retained bit position to minimize the error due to nongeneration and omission. Here, our proposed work is used to reduce the overhead and the complexity of partial product array. The proposed concept architecture is implemented in Verilog HDL software; also the design of RTL is manufactured. For experimental work, the bit multiplication of 8x8 with 8, 10, 12, 14 and 16 bits is used. The proposed method of truncated based adaptive booth encoding has shown the lower value results of area, delay and power consumption. The error performances are executed by various error normalizations. Finally, the proposed concept performance is checked with various state-of-art multiplier methodologies such as carry width multiplier, Vedic multiplier, voltage-mode multiplier and Wallace multiplier. In every bit value, the proposed booth encoding multiplier delivers better and optimal performance result.
引用
收藏
页数:23
相关论文
共 50 条
  • [1] VLSI Implementation of Area-Efficient Truncated Modified Booth Multiplier for Signal Processing Applications
    Vijeyakumar, K. N.
    Sumathy, V.
    Elango, S.
    [J]. ARABIAN JOURNAL FOR SCIENCE AND ENGINEERING, 2014, 39 (11) : 7795 - 7806
  • [2] VLSI Implementation of Area-Efficient Truncated Modified Booth Multiplier for Signal Processing Applications
    K. N. Vijeyakumar
    V. Sumathy
    S. Elango
    [J]. Arabian Journal for Science and Engineering, 2014, 39 : 7795 - 7806
  • [3] Design of an area-efficient multiplier
    Kumar, Naman S.
    Shravan, S. D.
    Sudhanva, N. G.
    Hande, Shreyas V.
    Kumar, Praveen Y. G.
    [J]. 2017 INTERNATIONAL CONFERENCE ON RECENT ADVANCES IN ELECTRONICS AND COMMUNICATION TECHNOLOGY (ICRAECT), 2017, : 329 - 332
  • [4] Area-efficient multipliers for digital signal processing applications
    Kidambi, SS
    ElGuibaly, F
    Antoniou, A
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1996, 43 (02): : 90 - 95
  • [5] Design and Implementation of Area-Efficient and Low-Power Configurable Booth-Multiplier
    Shrestha, Rahul
    Rastogim, Utkarsh
    [J]. 2016 29TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2016 15TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2016, : 599 - 600
  • [6] Design and realization of area-efficient approximate multiplier structures for
    Anguraj, Parthibaraj
    Krishnan, Thiruvenkadam
    [J]. MICROPROCESSORS AND MICROSYSTEMS, 2023, 102
  • [7] Area-efficient parallel adder with faithful approximation for image and signal processing applications
    Palanisamy, Gnanambikai
    Natarajan, Vijeyakumar Krishnasamy
    Sundaram, Kalaiselvi
    [J]. IET IMAGE PROCESSING, 2019, 13 (13) : 2587 - 2594
  • [8] An area-efficient iterative modified-booth multiplier based on self-timed clocking
    Shin, MC
    Kang, SH
    Park, IC
    [J]. 2001 INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, ICCD 2001, PROCEEDINGS, 2001, : 511 - 512
  • [9] Efficient FIR Filter Design using Booth Multiplier for VLSI Applications
    Nagaria, Shuchi
    Singh, Anushka
    Niranjan, Vandana
    [J]. 2018 INTERNATIONAL CONFERENCE ON COMPUTING, POWER AND COMMUNICATION TECHNOLOGIES (GUCON), 2018, : 581 - 584
  • [10] Design of area-efficient modified decoder-based imprecise multiplier for error-resilient applications
    Anguraj, Parthibaraj
    Krishnan, Thiruvenkadam
    [J]. MICROELECTRONICS JOURNAL, 2023, 141